Title of Invention | A METHOD OF EMBEDDING SUPPLEMENTAL DATA IN AN INFORMATION SIGNAL |
---|---|
Abstract | An arrangement for embedding supplemental data (e.g. a watermark W) in an information signal. In an embodiment of the invention, the arrangement comprises a conventional sigma-delta modulator for encoding an audio signal and modifying means for periodically replacing a bit of the encoded signal by a bit of the watermark. In the same manner, a sync pattern is embedded in the signal. The sync bits are embedded at a smaller distance than the watermark bits. Preferably, the sync pattern is a pattern of contiguous bits which is typically not generated by the encoder. For the sigma-delta modulator, such a pattern is a run of ones followed by a substantially equally long run of zeroes, or vice versa. |
Full Text | Embedding supplemental data in an information signal. FIELD OF THE INVENTION The invention relates to a method and arrangement for embedding supplemental data in an information signal. The information signal is encoded by an encoder including a feedback loop. Selected samples of the encoded signal are modified within the feedback loop to represent the supplemental data and synchronization bit pattern. The modified samples representing the supplemental data are spaced apart by at least a first number of samples. BACKGROUND OF THE INVENTION There is a growing need to accommodate watermarks in audio and video signals. Watermarks are supplemental data messages embedded in multimedia assets, preferably in a perceptually invisible manner. They comprise information, for example, about the source or copyright status of documents and audiovisual programs. They may be used to provide legal proof of the copyright owner, allow tracing of piracy and support the protection of intellectual property. A known method of embedding supplemental data in an information signal as defined in the opening paragraph is disclosed in International Patent Application WO-A-98/33324. In this prior-art method a watermark pattern is embedded in a (sigma-)delta-modulated audio signal. Each bit of such a unit-bit coded signal is a signal sample. The watermark is embedded in the encoded audio signal by modifying selected bits thereof. For example, every lOO'th bit is replaced by a bit of the watermark pattern. The step of modifying the encoded audio signal is carried out inside the feedback loop of the encoder so as to compensate the effect of the modification in subsequent encoding steps. The prior-art method is envisaged for recording high-quality audio on the audio version of the Digital Versatile Disk (DVD). A sampling frequency of 2,822,400 Hz (64*44,100) will be used to yield a signal-to-noise ratio of 115 dB. Replacing every 100'** bit of the sigma-delta-modulated audio signal by a watermark bit at the expense of only I dB increases the quantization noise. This corresponds to a watermark bit rate of about 28000 bits per second. The above-mentioned patent application WO-A-98/33324 also discloses an arrangement for extracting the watermark. The arrangement comprises a divider stage and a sync detector. The divider stage divides the bit rate by the number of bits by which the watermark bits are spaced apart (e.g. 100 if every 100'th bit of the signal is a supplemental data bit). The sync detector changes the phase of the divider stage until a synchronization bit pattern (hereinafter sync pattern for short) is detected in the bit stream. It will be appreciated that the sync detector necessarily includes a shift register (or serial-to-parallel converter) to store a portion of the bit stream. In the prior-art method, the sync pattern is accommodated in the watermark, i.e. the sync pattern bits are spaced apart by the same number of bits as the watermark bits. This requires a long shift register in practice. The lerigth of the shift register depends on the length of the sync pattern and the distance between the watermark bits. If every Mth bit of the signal is a supplemental data bit and the sync pattern comprises N bits, the sync detector must necessarily store (N-1)'M+1 bits. German Patent Application DE-A-37 17 315 discloses such a known sync detector in more details. In this publication, every 15th bit of a signal is a supplemental bit and the sync pattern is a 4-bit word. In accordance therewith, the serial-to-parallel converter (reference numeral 5 in Fig. 2 of DE-A-37 17 315) holds 46 bits. SUMMARY OF THE INVENTION It is an object of the invention to provide a method of embedding supplemental data in an information signal, which allows the supplemental data to be extracted in a more cost-effective manner. To this end, the method in accordance with the invention is characterized in that the step of modifying includes spacing apart the modified samples representing the synchronization bit pattern at most by a second number of samples which is substantially smaller than said first number of samples. The length of the shift register in the sync detector is now determined by the sync pattern length and the second number of bits. Said second number can be chosen to be independent of the first number and may be arbitrarily small or even zero. In the latter case, the sync pattern bits are successive bits of the encoded signal. The length of the shift register then corresponds to the length of the sync pattern. In a preferred embodiment of the invention, the synchronization bit pattern is a bit pattern which is typically not generated by the encoder. The sigma-delta modulator, for example, which is envisaged for recording high-quality audio on DVD, produces a bit stream with a high-frequency pattern of zeroes and ones. The modulator tries to alternate the output bits as fast as possible so as to move quantization errors out of the audio band. Typically, sigma-delta modulator does not produce a large number of ones followed by a large number of zeroes. For example, the bit pattern 11110000 has not been found in recordings of music. Forcing the modulator to generate such an atypical or non-characteristic pattern within the feedback loop causes the modulator to rapidly change the bit stream to the high-frequency pattern mentioned above. Such an atypical pattern is an excellent candidate for constituting the sync pattern. BRIEF DESCRIPTION OF THE DRAWINGS Fig. 1 shows a generic schematic diagram of an arrangement for embedding supplemental data in an information signal in accordance with the invention. Fig, 2 shows a schematic diagram of a sigma-delta modulator in accordance with the invention. Figs. 3-6 show waveforms to explain the operation of the arrangement which is shown in Fig. 2. DESCRIPTION OF EMBODIMENTS Fig. 1 shows a generic schematic diagram of an arrangement for embedding supplemental data in an information signal in accordance with the invention. The arrangement comprises a predictive encoder 1, a modification circuit 2 and a control circuit 3. The predictive encoder 1 receives an (analog or digital) input signal x and comprises a subtracter 11 for subtracting a prediction signal x from the input signal x. A prediction error signal e thus obtained is applied to an encoding stage 12, The predictive encoder further comprises a feedback path for obtaining the prediction signal x, including a decoding stage 13, an adder 14 and a delay 15. Various embodiments of the predictive encoder 1 are known in the art, such as delta modulators, sigma-delta modulators, differential pulse code modulators, or MPEG video encoders. The modification circuit 2 receives the encoded error signal y and is arranged to modify selected samples of this signal. The modification circuit is located between encoding stage 12 and the feedback path 13-15, i.e. inside the loop of the encoder 1. The prediction signal X is thus derived from the modified encoded signal z instead of the unmodified encoded signal y. Any coding "error" introduced by modification stage 2 is thus fed back to the encoding stage 12, resulting in the coding error being subsequently encoded in such a way that its effect is compensated. The modified encoded signal 2 is applied to a receiver or stored on a storage medium (not shown). It is important to note that the receiver may or may not have an arrangement for extracting the supplemental data. A conventional receiver, which does not have such an arrangement, must be capable of decoding and reproducing the modified encoded signal. Thus, the supplemental data must be embedded in an unobtrusive manner. Receivers for decoding and reproducing the encoded signal from encoders as shown in Fig. 1 are generally identical to the feedback path (13-15) of the encoders and therefore not separately shown. The invention will be further explained with reference to Fig. 2, which shows an arrangement for embedding supplemental data in a sigma-delta-modulated signal. The arrangement comprises a conventional sigma-delta modulator 20 including a subtracter 21, a loop filter 22, a polarity detector 23 and a feedback path 24. The subtracter 21 subtracts the encoded output signal 2 (having a level of+1V or-IV) from the input signal x. The difference signal d is filtered by the filter 22. The filtered signal f is applied to the polarity detector 23 which produces, at a rate determined by a sampling frequency fs (not shown), an output bit "1" (+1V) for f>0 or "0" (-1V) for f The modification circuit 2 i-: connected between the polarity detector 23 and the feedback path 24, In response to a control ignal c supplied by the control circuit 3, the modification circuit (a multiplexer) replaces selected bits of the encoded signal y by a watermark bit Wj or a sync pattern bit Sj. The watermark W and sync pattern S are stored in registers 301 and 302, respectively, of the control circuit 3. The operation of the control circuit will be apparent from the description that follows. Fig. 3 shows waveforms to explain the operation of the arrangement if the modification circuit 2 is inactive. More in particular, the Figure shows an input signal x and the output signal 2 (which is the same as the encoded signal y because the modification circuit is inactive). The sigma-delta modulator produces more positive samples as the input signal becomes larger. As the Figure shows, an input voltage of -0.5V is encoded as a bit sequence 0001 (three -IV pulses and one +1V pulse), an input voltage of OV is encoded as a high-frequency bit pattern 01010 (alternating -IV and +1V pulses), and an input voltage of+0.5V is encoded as a bit sequence 1110 (three +1V pulses and one -IV pulse). It is important to note that pairs of long runs of 2eroes and long runs of ones do not occur. The bit stream z is decoded at the receiving end (not shown) by reshaping the received pulses and passing them through a low-pass filter. In this simplified example* the signal is demodulated by averaging 13 samples of the bit stream. The demodulated signal x' is also shown in Fig. 3, apart from a time delay caused by said low-pass filter operation. In the Figure, the demodulated signal x' is thus time-aligned with the input signal x. Fig. 4 shows waveforms to explain the operation of the arrangement if the modification circuit 2 is active. In the example, a "-1" sample 30 (Fig. 3) of the sigma-delta modulator has been replaced by a '*+1!" sample 40 so as to represent a watermark bit Wi=l. Because the modification is fed back to the input, the adverse effect of the modification will subsequently be compensated by the encoding stage. Thus, a portion of the encoded signal z immediately following the supplemental data bit 40 differs from the corresponding portion shown in Fig. 3. In accordance therewith, the demodulated signal x' in Fig. 4 is also temporarily different from the same signal in Fig. 3. Note that the time alignment in the Figures causes the difference to become already manifest before the supplemental data bit 40 is embedded. In Figs. 3 and 4, the relevant portions of the demodulated signal are denoted 31 and 41, respectively. As will be appreciated from a comparison of Figs. 3 and 4, the difference is hardly noticeable in practice. A sigma-delta modulator for encoding high-quality audio signals at a sampling frequency fs=2,822,400 Hz (64*44,100) has a signal-to-noise ratio of 115 dB. It has been found that replacing 1 sample per 100 samples increases the quantization noise by only 1 dB. Note that pairs of long runs of zeroes and long runs of ones still do not occur when a supplemental data bit has been inserted. It is this property which allows a sync pattern to be embedded in the bit stream which can be reliably detected at the receiving end. The bits Sj of the sync pattern S are inserted in the same manner. In accordance with the invention, the distance between successive sync bits Sj is thereby substantially shorter than the distance between successive bits w1 of the watermark W. Fig. 5 shows a simplified example of an audio bit stream thus obtained. In this example, every 10thbit of the bit stream is a watermark bit Wj. The watermark bits are thus spaced apart by 9 audio signal bits. To identify the positions of the watermark bits in the bit stream, and possibly also to identify the first bit Wo of a watermarked message frame, a sync pattern S comprising 6 bits SQ-.SS is accommodated in the bit stream. In the example, the sync bits Sj are spaced apart by only 1 audio bit. The embedded supplemental data bits are shaded in the Figure. A sync detector (not shown because such a detector is known per se, inter alia, from German Patent Application DE-A-37 17 315) includes a shift register which, in the present example, covers a window of 5.2+1=11 bits. In a search mode of the sync detector, the shift register is clocked at the channel bit rate. If the window includes the sync pattern S at its 1st,3rd ..,11th bit position, the sync pattern has been detected. In Fig. 5, this is denoted by window 50. In response thereto, the sync detector locks and starts a divide-by-10 counter so as to identify the positions of watermark bits wj. Note that if the sync bits Sj are part of the embedded watermark as taught by the prior art, i.e. if they are also spaced apart by 9 audio bits, the shift register would have to include 5.10+1=51 bits. In practice, for example, for a sigma-delta-modulated audio signal having its watermark bits spaced apart by 100 or even 1000 bits and having a long sync pattern, the shift register would be excessively large. As shown in Fig. 5 by a further window 51, it is not to be excluded that the S3mc pattern S is also present elsewhere in the bit stream. If this pattern is found in the search mode, the sync detector will falsely lock and the watermark will not be extracted correctly. To improve the reliability, the sync pattern and the spacing of the sync pattern bits are chosen to be such that such a false lock is very unlikely to occur. As mentioned before with reference to the description of Figs. 3 and 4, pairs of long runs of zeroes and long runs of ones do not occur in a sigma-delta-modulated signal. If a run of ones occurs, the subsequent run of zeroes will generally have a substantially different length (and vice versa). Pairs of a run of ones and a substantially equally long run of zeroes are referred to as atypical or non-characteristic patterns. Examples in a sigma-delta modulated audio signal are 1111000,11110000, 111! 00000,1111100000 and their inverted versions. They have not been found in pieces of real audio. In a preferred embodiment of the invention, such an atypical pattern is embedded in the bit stream to constitute the sync pattern S. Fig. 6 shows waveforms to explain the operation of the arrangement, if the sync pattern 111000 (denoted by reference numeral 60) is inserted in the bit stream. The same wavefomis as in Figs. 3 and 4 are shown. As can be seen in the Figure, the demodulated signal x' is considerably affected. However, this is a simplified example. It has been found that the distortion is hardly noticeable in practice. If necessary, the adverse effect of the sync pattern insertion can be mitigated. For example, one or more bits preceding the sync pattern can be "pre-modified" in such a way that the error is reduced. This is achieved by looking ahead which "pre-modification" yields the best encoding quality. This concept has been proposed in Applicant's non-published European patent Application 97204056.2 (PHN 16.669). An alternative is to evaluate the adverse effect of the sync pattern insertion in terms of, for example, signal-to-noise ratio and postpone the sync pattern insertion until a place in the bit stream is found where said signal-to-noise ratio is deemed acceptable. In summary, an arrangement for embedding supplemental data (e.g. a watermark W) in an information signal (x) is disclosed. In an embodiment of the invention, the arrangement comprises a conventional sigma-delta modulator (20) for encoding an audio signal (x) and modifying means (2) for periodically replacing a bit of the encoded signal (y) by a bit (Wi) of the watermark. In the same manner, a sync pattern (S) is embedded in the signal. The sync bits (Si) are embedded at a smaller distance than the watermark bits. Preferably, the sync pattern is a pattern of contiguous bits which is typically not generated by the encoder. For the sigma-delta modulator, such a pattern is a run of ones followed by a substantially equally long run of zeroes, or vice versa. 1. A method of embedding supplemental data in an information signal, comprising the steps of: - encoding the information signal by means of an encoder including a feedback loop for controlling said encoding; - modifying, within said feedback loop of the encoder, selected samples of the encoded signal to represent said supplemental data and a synchronization bit pattern, the modified samples representing the supplemental data being spaced apart by at least a first number of samples; characterized in that the step of modifying includes spacing apart the modified samples representing the synchronization bit pattern at most by a second number of samples which is substantially smaller than said first number of samples, 4. A method as claimed in claim 1,2 or 3, wherein the encoder is a sigma-delta modulator. 5. A method as claimed in claim 4, wherein the synchronization bit pattern is a pair of a run of ones and a substantially equally long run of zeroes. 6. A method as claimed in claim 4 or 5, wherein the synchronization bit pattern is 1111000, 11110000, 111100000, 1111100000 or the inverted version thereof. - an encoder tor encoding the information signal including a feedback loop for controlling said encoding; - means inside said feedback loop of the encoder for modifying selected samples of the encoded signal to represent the supplemental data and a synchronization bit pattem, the modified samples representing the supplemental data being spaced apart by at least a first number of samples; characterized in that said means for modifying are arranged to space apart the modified samples representing the synchronization bit pattem at most by a second number of samples which is substantially smaller than said first number of samples. 8. An information signal encoded by an encoder, selected samples of the information signal being modified to represent embedded supplemental data and a synchronization bit pattem, the modified samples representing the supplemental data being spaced apart by at least a first number of samples, characterized in that the modified samples representing the synchronization bit pattem are spaced apart at most by a second number of samples which is substantially smaller than said first number of samples. 9. A signal as claimed in claim 8, wherein the synchronization bit pattem is a pattem of successive samples which is typically not generated by the encoder. 10. A signal as claimed in claim 8, wherein the information signal is a sigma-delta-modulated audio signal and the synchronization bit pattem is a pair of a run of ones and a substantially equally long run of zeroes. 11. A storage medium having recorded thereon a signal as claimed in any one of claims 8-10. 1. A method of embedding supplemental data in an information signal, comprising the steps of: - encoding the information signal by means of an encoder including a feedback loop for controlling said encoding; - modifying, within said feedback loop of the encoder, selected samples of the encoded signal to represent said supplemental data and a synchronization bit pattern, the modified samples representing the supplemental data being spaced apart by at least a first number of samples; characterized in that the step of modifying includes spacing apart the modified samples representing the synchronization bit pattern at most by a second number of samples which is substantially smaller than said first number of samples, 4. A method as claimed in claim 1,2 or 3, wherein the encoder is a sigma-delta modulator. 5. A method as claimed in claim 4, wherein the synchronization bit pattern is a pair of a run of ones and a substantially equally long run of zeroes. 6. A method as claimed in claim 4 or 5, wherein the synchronization bit pattern is 1111000, 11110000, 111100000, 1111100000 or the inverted version thereof. - an encoder tor encoding the information signal including a feedback loop for controlling said encoding; - means inside said feedback loop of the encoder for modifying selected samples of the encoded signal to represent the supplemental data and a synchronization bit pattem, the modified samples representing the supplemental data being spaced apart by at least a first number of samples; characterized in that said means for modifying are arranged to space apart the modified samples representing the synchronization bit pattem at most by a second number of samples which is substantially smaller than said first number of samples. 8. An information signal encoded by an encoder, selected samples of the information signal being modified to represent embedded supplemental data and a synchronization bit pattem, the modified samples representing the supplemental data being spaced apart by at least a first number of samples, characterized in that the modified samples representing the synchronization bit pattem are spaced apart at most by a second number of samples which is substantially smaller than said first number of samples. 9. A signal as claimed in claim 8, wherein the synchronization bit pattem is a pattem of successive samples which is typically not generated by the encoder. 10. A signal as claimed in claim 8, wherein the information signal is a sigma-delta-modulated audio signal and the synchronization bit pattem is a pair of a run of ones and a substantially equally long run of zeroes. 11. A storage medium having recorded thereon a signal as claimed in any one of claims 8-10. |
---|
in-pct-2000-151-che-abstract.pdf
in-pct-2000-151-che-claims filed.pdf
in-pct-2000-151-che-claims grand.pdf
in-pct-2000-151-che-correspondence others.pdf
in-pct-2000-151-che-correspondence po.pdf
in-pct-2000-151-che-description complete filed.pdf
in-pct-2000-151-che-description complete grand.pdf
in-pct-2000-151-che-drawings.pdf
in-pct-2000-151-che-form 1.pdf
in-pct-2000-151-che-form 19.pdf
in-pct-2000-151-che-form 26.pdf
in-pct-2000-151-che-form 3.pdf
in-pct-2000-151-che-form 5.pdf
Patent Number | 210600 | ||||||||
---|---|---|---|---|---|---|---|---|---|
Indian Patent Application Number | IN/PCT/2000/151/CHE | ||||||||
PG Journal Number | 50/2007 | ||||||||
Publication Date | 14-Dec-2007 | ||||||||
Grant Date | 08-Oct-2007 | ||||||||
Date of Filing | 27-Jun-2000 | ||||||||
Name of Patentee | KONINKLIJKE PHILIPS ELECTRONICS N.V | ||||||||
Applicant Address | Groenewoudseweg 1 NL-5621 BA Eindhoven | ||||||||
Inventors:
|
|||||||||
PCT International Classification Number | G11B 20/00 | ||||||||
PCT International Application Number | PCT/EP1999/007805 | ||||||||
PCT International Filing date | 1999-10-06 | ||||||||
PCT Conventions:
|