Title of Invention | A METHOD FOR FORMING A HARDMASK BY PATTERNING LAYERS COMPRISED OF SPIN-ON CERAMIC FILMS |
---|---|
Abstract | The present invention comprises a method for forming a hardmask including the steps of depositing a polymeric preceramic precursor film atop a substrate; converting the polymeric preceramic precursor film into at least one ceramic layer, where the ceramic layer has a composition of SivNwCxOyHz where 0.1≤ v≤ 0.9, 0≤ w≤ 0.5, 0.05≤ x≤ 0.9, 0≤ y≤ 0.5, 0.05≤ z≤ 0.8 for v+w+x+y+z=l; forming a patterned photoresist atop the ceramic layer; patterning the ceramic layer to expose regions of the underlying substrate, where a remaining region of the underlying substrate is protected by the patterned ceramic layer; and etching the exposed region of the underlying substrate. Another aspect of the present invention is a buried etch stop layer having a composition of SivNwCxOyHz where 0.05≤v≤0.8, 0≤w≤0.9, 0.05≤x≤0.8, 0≤y≤0.8, 0.05≤z≤0.8 for v+w+x+y+z=l. |
Full Text | PATTERNING LAYERS COMPRISED OF SPIN-ON CERAMIC FILMS CROSS REFERENCE TO RELATED APPLICATION [0001] The present invention claims the benefit of U.S. provisional patent application 60/443,361 filed January 29, 2003 the whole contents and disclosure of which is incorporated by reference as is fully set forth herein. BACKGROUND OF THE INVENTION Field of the Invention [0002] The present invention relates to the utilization of ceramic layers as patterning layers. More particularly, it relates to the use of ceramic layers to produce metal interconnect structures that are part of integrated circuits and microelectronic devices. Two primary advantages are provided by this invention. First, the processing of the ceramic layers is facile as films can be applied by any solvent based process, e.g., spin coating. Second, the unique chemical compositions of the ceramic layers provides substantial chemical contrast between typical layers that are applied by solution based processes. Background Art [0003] The utilization of hardmask patterning layers and buried etch stops is commonly used for the fabrication of metal interconnect structures, that are part of integrated circuits and microelectronic devices. A number of attributes are often required for the successful utilization of these layers. First, they should be definable by dry etching processes (e.g., reactive ion etch) with the use of lithographic masks and have compositions that provide chemical contrast to other layers so that structures can be easily generated. Second, they may be required to be resistant to photoresist rework steps, such as oxidizing plasmas, reducing plasmas, acidic wet baths, etc., that may be needed in cases where misalignment of patterning layers occur. Third, they must exhibit thermal stability so that they can withstand other processes that require elevated temperature processing. Fourth, they need sufficient Application As File&doc adhesion to adjacent layers in order to withstand planarizing steps and other processes that produce stress on the interconnect structure. Depending on their placement and use, they may be required to either be removable with reasonable chemical mechanical polishing (CMP) rates or serve as a stop layer for chemical mechanical polishing. If these layers, are contained in the final interconnect structure, the dielectric constants must be low in order to minimize resistance-capacitance (RC) delays and enhance performance. Finally, they should be processable in a quick and cost effective manner. [0004] Typically, hardmask patterning layers and buried etchstops are dielectrics systems that are deposited by chemical vapor deposition (CVD) and related methods. Although these processes allow the deposition of films having a variety of compositions including silicon oxides, silicon carbides, silicon nitrides, silicon carbonitrides, etc., they often involve costly manufacturing tools and can be process intensive and time consuming. In some cases, application of spin-on dielectrics have been proposed. However, these cases have been primarily limited to silsequioxanes, siloxanes, and other related chemistries that are primarily based on silicon-oxygen bonds. SUMMARY OF THE INVENTION [0005] This invention relates to ceramic structures and processing methods that are utilized in the manufacture of interconnect structures employed in any microelectronic device including; high speed microprocessors, application specific integrated circuits (ASICs), and memory storage. The utilization of ceramic patterning layers, which provide ease in processing, thermal stability, reworkablity, and chemical contrast between other patterning layers, are advantageous as they reduce manufacturing costs and allow the generation of interconnect structures in a reliable manner. [0006] In the first embodiment of this invention, structures having patterned ceramic layers on a substrate are described. The substrate in the first embodiment includes at least one layer that is intended for patterning. This layer is comprised of Application As Filed.doc either metal or dielectric and may be either a uniform film or a patterned film. Underlying this layer, the substrate comprises of at least one conducting metal feature, formed on the substrate, with the substrate further comprising at least one insulating layer surrounding the conducting metal feature. The insulating layer may surround the at least one conducting metal feature at its bottom, top, and lateral surfaces. The substrate may further comprise at least one conductive barrier layer formed on at least one interface between the insulating layer and the at least one conducting metal feature. The combination of the at least one conducting metal feature and the insulating layers, may be repeated to form a multilevel interconnect stack. [0007] The structure may be one of a silicon wafer containing microelectronic devices, a ceramic chip carrier, an organic chip carrier, a glass substrate, gallium arsenide, silicon carbide, gallium, or other semiconductor wafer. [0008] In the first example of the first embodiment of this invention, structures having a single patterned ceramic layer are described. The single patterned ceramic layer may act as a single hard mask. In the second example of the first embodiment of this invention, structures having a clustered patterned ceramic layer are described. The clustered hard mask may comprise of at least two silicon containing dielectrics having two distinct patterns. In each of these embodiments, the ceramic layer(s) are placed on a substrate where they can be utilized to define at least one feature in the underlying structures by an etch processes step. [0009] In the third example of the first embodiment of this invention, structures having a patterned buried etch stop are described. The buried etch stop contributes to defining the line and via levels of an interconnect structure and facihtates the generation of interconnect structures. This structure is comprised of a patterned film stack comprised of at least one dielectric layer on top of a buried etch stop, where the pattern is identical to each of these layers, and where the patterned film stack is placed on top of a substrate. [0010] In the second embodiment of this invention, a method to generate hardmask patterning layers and buried etch stops is described. A polymeric preceramic precursor is dissolved in a suitable solvent and coated onto a substrate, having at least one film layer that is intended for patterning, to produce a film. The polymeric preceramic precursor film is converted into a ceramic pattemable layer by any suitable process including thermal annealing, electron beam irradiation, ion irradiation, irradiation with ultraviolet and/or visible light, etc. During this process, the polymeric preceramic precursor may crosslink into a rigid, insoluble matrix. [0011] Applied as a hardmask patterning layer, the ceramic pattemable layer may be patterned by lithographic techniques (known in the art) and etched by dry etch processes (known in the art) to transfer the lithographic pattern into the ceramic pattemable layer to generate a patterned ceramic film. Subsequent, processing steps may include a repetition of these steps along with other commonly used processes known in the art to generate interconnect structures for microelectronic devices. The ceramic patterning layer may be utilized as a clustered hardmask. [0012] Applied as a buried etch stop, the ceramic pattemable layer is generated in the same maimer as described above. At least one dielectric layer is then applied onto the ceramic pattemable layer, where the ceramic pattemable layer is a buried etch stop. These dielectric layers are then patterned using conventional lithographic and etch process steps. The buried etch stop, which is chemically different from the dielectric layers placed on top of it serves as a stop layer, where the etch of the dielectric layers can be performed in a controllable fashion and dictates the depth of etch in the structure. [0013] The polymeric preceramic precursor is a polymer molecule that is soluble in an organic solvent, can be applied as a coating by a solvent based process, and contains silicon. The polymeric preceramic precursor can also be a mixture of two or more polymeric components and can have any chain architecture. The polymeric preceramic precursor may be comprised of a polymer where the backbone is primarily comprised of Si-N and/or Si-C bonds. The polymeric preceramic precursor may be selected from systems having silicon including: polysilazanes, polycarbosilanes, polysilasilazane, polysilanes, polysilacarbosilanes, polysiloxazanes, polycarbosilazanes, polysilylcarbodiimides, and polysilacarbosilazanes. The polymeric preceramic precursor may be comprised of a polymer where the backbone is primarily comprised of C-C bonds; an example of which is polysilylcarbodiimides. [0014] The polymeric preceramic precursor is applied by any solvent based process to form a coating. The solvent based process involves the use of a solution of the polymeric preceramic precursor to generate this coating, where various organic solvents suitable for coating can be used. In addition, additives such as adhesion promoters and antistriation agents can be added to this solution to improve adhesion and coating quality, respectively. [0015] The ceramic patterning layer, that is converted from the film comprised of the polymeric preceramic precursor, comprises of a silicon based material and is thermally stable to temperatures of about 300°C ( [0016] The ceramic patterning layer, may have a dielectric constant that is less than about 3.3, preferably less than about 2.8, and most preferably about 2.6. The ceramic patterning layer, may also contain porosity that further reduces the dielectric constant. When porosity is introduced to the ceramic patterning layer the dielectric constant can be reduced to less than about 2.6, most preferably to about 1.6. The pores may be generated by the removal of a sacrificial moiety that may be polymeric. The pores may also be generated by a process that involves the elimination of a high boiling point solvent. The pores may have a size scale of about 0.5 nm to about 20 nm and may have a closed cell morphology. [0017] The ceramic patterning layer is processed to produce a patterned ceramic layer by any process known in the art including those that involving optical lithography, imprint lithography, and reactive ion etch. The multilayer substrate in which the ceramic patterning layer is utilized as either a hardmask layer or buried etchstop layer may fiirther include any material layer comprising dielectric, metal, or semiconducting material, as known in the art. BRIEF DESCRIPTION OF THE DRAWINGS [0018] Figure 1 is a schematic showing a cross section of a structure having a single patterned ceramic layer of the invention. [0019] Figure 2 is a schematic showing a cross section of a structure having a clustered patterned ceramic layer of the invention. [0020] Figure 3 is a schematic showing a cross section of a structure having a patterned buried etch stop. [0021] Figure 4 is a schematic showing a generalized method to form the inventive patterned ceramic layer. [0022] Figures 5(a) and 5(b), show compositional depth profiles as determined by Auger depth profiling before and after exposure to oxygen plasma. DESCRIPTION OF THE PREFERRED EMBODIMENTS [0023] The structures, methods, and compositions relating to the inventive patterned ceramic layers of the present invention will now be discussed in greater detail referring to the drawings accompanying the present invention. It is noted that in the accompanying drawings, like and corresponding elements are referred to by like reference numbers. [0024] The patterned ceramic layers may be utilized as either a hardmask or buried etch stop which enable the fabrication of interconnects that may be used in any microelectronic device. The use of the patterned ceramic layer to produce interconnect structures can be performed in any manner known in the art including single damascene and dual damascene processes. For dual damascene processing, either a single or clustered hardmask scheme may be used. The patterned ceramic film may have a thickness of approximately 5 nm - 500 nm. Optionally, adhesion promoters may be placed at one or both interfaces of the patterned ceramic film. [0025] Referring to Figure 1, the first example of the first embodiment includes a structure comprising a single layer of patterned ceramic film on an underlying substrate having one or more films that are intended to be patterned. [0026] The interconnect structure 40, may comprise of multiple levels 1000 where each level includes a via level 1100 and line level 1200. The interconnect structure may include conducting metal features 33 that traverse through the structure and may have interfaces with a lining metal barrier 34 as conventionally known. The conducting metal features and lining metal barrier are surrounded by dielectrics. The dielectrics in the via level include a via level dielectric 32 and an optional cap barrier layer film 36. The dielectrics in the line level 1200 include the line level dielectric 31 and an optional chemical mechanical polishing stop layer 41. Optionally, a dielectric etch stop layer 37 may be placed between the via level dielectric 32 and line level dielectric 31. [0027] Referring to Figure 2, a second example of the first embodiment includes a structure comprising a bilayer of patterned ceramic film comprised of two different silicon containing dielectrics that are generated from polymeric preceramic precursors, having two distinct patterns on an underlying substrate having one or more films that are intended to be patterned. In this example, the bilayer serves as a clustered hardmask that comprises of a second hardmask layer 63 formed on top of a first hardmask layer 62. Application As Filed.doc [0028] Referring to Figure 3, a third example of the first embodiment comprises a structure including a single layer of patterned ceramic film 64 that serves as a buried etch stop having, an underlying substrate 1000 having one or more films that are intended to be patterned, and an overlaying film structure 1200 having one or more films that are patterned. [0029] The underlying substrate 1000 is comprised of at least one dielectric or metal layer at an uppermost surface. In the case in which a dielectric is present at the uppermost surface, the dielectric layer may be any dielectric known in the art including: polyarylenes, polyarylene ethers, polysiloxanes, polysilsesquioxanes, or any CVD deposited dielectric having the composition SivNwCxOyHz, where 0.05≤ v≤ 0.8, 0≤ w≤ 0.9, 0.05≤ x≤ 0.8, 0≤ y≤ 0.8, 0.05≤ z≤ 0.8 for v+w+x+y+z=l. The deposited dielectric may alternatively have the composition SivNwCxOyHz, where 0.05≤v≤0.8, 0≤w≤0.9, 0.05≤x≤0.8, 0≤y≤0.8, 0.05≤z≤0.8 for v+w+x+y+z=l. In the case in which a metal layer is formed at the uppermost surface of the substrate, the metal layer may comprise at least one of the following: aluminum, copper, gold, silver, and alloys of these metals. The underlying substrate 1000 may include microelectronic interconnects and devices. [0030] Referring back to Figure 1, In the case of a single layer hardmask (first example), the hardmask layer 61 may comprise of a pattern that defines the via level dielectric 32 or line level dielectric 31 in a microelectronic interconnect structure. In the case of a clustered hardmask, referring to Figure 2, the first hardmask layer 62 and second hardmask layer 63 are used to define the via level dielectrics 32 and line level dielectrics 31 in any manner known in the art. [0031] In the case of the third example, referring to Figure 3, where the ceramic patterning layer serves as a buried etch stop 64, an overlaying film structure including a line level dielectric 31 is formed atop the ceramic patterning layer and includes the same pattern. Optionally, one or more hard mask layers and/or a chemical mechanical polishing stop layer 41 may be formed atop the line level dielectric 31. The buried etch stop 64 may be located between the via level dielectric 32 and line level dielectrics 31. The buried etch stop 64 may be a spin-on dielectric. The buried etch stop 64 may be a polysiloxane, polysilsesquioxane, or any CVD deposited dielectric having the composition SivNwCxOyHz, where 0.05≤ v≤ 0.8, 0≤ w≤ 0.9, 0.05≤ x≤ 0.8, 0≤ y≤ 0.8, 0.05≤ z≤ 0.8 for v+w+x+y+z=l. The buried etch stop may also have the composition SivNwCxOyHz, where 0.05≤v≤0.8, 0≤w≤0.9, 0.05≤x≤0.8, 0≤y≤0.8, 0.05≤z≤0.8 for v+w+x+y+z=l. The buried etch stop 64 may also be a ceramic patterning layer. The buried etch stop 64 etches at least five times slower than the line level dielectric 31 for dry etches used to pattern the line level dielectric 31. [0032] For the first embodiment, the via and line dielectric (32 and 31) may be any low-k dielectric known in the art including: polyarylenes, polyarylene ethers, polysiloxanes, polysilsesquioxanes, or any CVD deposited dielectric having the composition SivNwCxOyHz, where 0.05≤ v≤ 0.8, 0≤ w≤ 0.9, 0.05≤ x≤ 0.8, 0≤ y≤ 0.8, 0.05≤ z≤ 0.8 for v+w+x+y+z=l. The via and line dielectric may also have a composition comprising SivNwCxOyHz, where 0.05≤v≤0.8, 0≤w≤0.9, 0.05≤x≤0.8, 0≤y≤0.8, 0.05≤z≤0.8 for v+w+x+y+z=l. The structure may also have an overlaying film structure on top of the interlayer dielectric that serves as a chemical mechanical polishing stop layer 41. The chemical mechanical polishing stop layer may be a spin-on or a CVD deposited dielectric such as polysiloxanes, polysilsesquioxanes, or any CVD deposited dielectric having the composition SivNwCxOyHz, where 0.05≤ v≤ 0.8, 0≤ w≤ 0.9, 0.05≤ x≤ 0.8, 0≤ y≤ 0.8, 0.05≤ z≤ 0.8 for v+w+x+y+z=l. The chemical mechanical polishing stop layer may have the composition SivNwCxOyHz, where 0.05≤v≤0.8, 0≤w≤0.9, 0.05≤x≤0.8, 0≤y≤0.8, 0.05≤z≤0.8 for v+w+x+y+z=l. The optional buried etch stop 37, in the first and second example, may include a dielectric such as: polyarylenes, polyarylene ethers, polysiloxanes, polysilsesquioxanes, or any CVD deposited dielectric having the composition SivNwCxOyHz, where 0.05≤ v≤ 0.8, 0≤ w≤ 0.9, 0.05≤ x≤ 0.8, 0≤ y≤ 0.8, 0.05≤ z≤ 0.8 for v+w+x+y+z=l. The optional buried etch stop 37 may alternatively have the composition SivNwCxOyHz, where 0.05≤v≤0.8, 0≤w≤0.9, 0.05≤x≤0.8, 0≤y≤0.8, 0.05≤z≤0.8 forv+w+x+y+z=l. rtppiiwuiuu /\s rucu.uuv, [0033] Referring to Figure 4, a method for producing a patterned ceramic layer is described as the second embodiment. In step 1, a polymeric preceramic precursor is dissolved in an organic solvent. [0034] In optional step 2, an adhesion promoter is applied onto the substrate prior to the application of the polymeric preceramic precursor. The adhesion promoter may be used to enhance adhesion between the ceramic patterning layer and adjacent layers. [0035] In step 3, a solvent based approach is used to deposit the polymeric preceramic precursor onto an underlying substrate. Suitable solvent based approaches include: spin coating, spray coating, scan coating, and dip coating. This solvent based approach may be applied to a substrate that is either smooth or is one that contains a patterned topography. In the latter case, the coating that results may fill the gaps and planarize the uppermost surface. If the optional codissolved adhesion promoter is used, the adhesion promoter may segregate to the film interface during coating. The adhesion promoter may comprise of less than about 1% of the solution containing the polymeric preceramic precursor. A sacrificial moiety to produce porosity may also be codissolved in the solution containing the polymeric preceramic precursor. The sacrificial moiety is a sacrificial polymeric material that degrades into low molecular weight byproducts that are expelled from the film during conversion of the polymeric preceramic precursor into the ceramic patterning layer. [0036] In optional step 4, an adhesion promoter may be applied after the application of the polymeric preceramic precursor. The adhesion promoter may be optionally used to enhance adhesion between the ceramic patterning layer and adjacent layers. [0037] In step 5, the polymeric preceramic precursor film is converted into a ceramic patterning layer. The conversion of the polymeric preceramic precursor into the ceramic patterning layer may be through the use of one or a combination of Application As Filed.doc any suitable process including: thermal curing, electron irradiation, ion irradiation, irradiation with ultraviolet and/or visible light. These processes may be performed under inert atmospheres. The inert atmospheres may include nitrogen, argon, helium, hydrogen, and combinations thereof. When converting the polymeric preceramic into a ceramic patterning layer by thermal curing, temperatures in excess of about 300°C may be used, preferably being greater than about 400°C. Crosslinking mechanisms may occur during the conversion of the polymeric preceramic precursor to the ceramic patterning layer. If the optional codissolved adhesion promoter is used, the adhesion promoter may segregate to film interfaces during this conversion process. When utilizing sacrificial polymeric material, porosity may be generated from an approach that utilizes a high boiling point solvent, where the sacrificial polymeric material degrades and is expelled from the film. [0038] For optional step 6, the adhesion promoter is applied after the conversion of the polymeric preceramic precursor into the ceramic patterning layer. The adhesion promoter may enhance adhesion between the ceramic patterning layer and adjacent layers. [0039] In optional step 7, additional layers of dielectric layers or hardmask layers may be formed following the conversion of the polymeric preceramic precursor into a ceramic patternable layer. [0040] In step 8, the ceramic patterning layer is patterned to create a patterned ceramic layer. The patterned ceramic layer has a thickness of about 5nm to about 300 nm. This may involve any process known in the art including lithographic processes that involve depositing a photoresist and/or antireflective coating on top of the substrate having a ceramic patterning layer, applying dry etch processes to pattern the ceramic patterning layer to produce a patterned ceramic layer, and cleaning processes used to eliminate undesirable residues and/or byproducts. The dry etch may be performed by exposing the ceramic patterning YOR920030025PCT1 Application As Filed.doc layer to a reactive plasma which may have a fluorinated organic moiety and may contain at least one of the following: CH3F, C2F6, He, and CO2. [0041] The photoreisist and/or antireflective coating may then be removed during or after exposure to etch processing of the ceramic patterning layer. The etch processing may be by a wet etch process which may involve the use of acids, bases, and/or organic solvents. Alternatively, the removal of photoreisist and/or antireflective may be performed using a dry etch that may involve plasmas generated from at least one of the following: O2, N2, Ar, He, Ne, H2, and CO2. [0042] In the case where the patterned ceramic layer is to be utilized at a buried etch stop, at least one dielectric layer may be coated onto the ceramic patternable layer prior to patterning. In such a case, these additional dielectric layer(s) will be patterned in an identical manner to the ceramic patternable layer. [0043] Optionally, cleaning processes at any step may be applied to eliminate any unwanted moieties remaining from other processes. This cleaning may involve exposing the substrate to organic solvents, aqueous acids, aqueous bases, supercritical fluids, exposure to reactive plasmas. [0044] The patterned ceramic layer may be used to define either via level dielectric 32 or line level dielectric 31 in microelectronic interconnects. Subsequent metallization and planarization steps, known in the art, can be employed to produce a microelectronic interconnect structure. [0045] The solution containing the polymeric preceramic precursor can contain an organic solvent. The organic solvent may be one or a combination of the following: propylene glycol methyl ether acetate (PGMEA), propylene glycol methyl ether (PGME), toluene, xylenes, anisole, mesitylene, butyrolactone, cyclohexanone, hexanones, ethyl lactate, and heptanones. The concentration of the polymeric preceramic precursor in solution may be from about 1.0 wt% to about 40.0 wt%. Application As File&doc YOR920030025PCT1 [0046] The polymeric preceramic precursor is a polymeric material that contains silicon and may be comprised of the following: polysilazanes, polycarbosilanes, polysilasilazane, polysilanes, polysilacarbosilanes, polysilylcarbodiimides, polysiloxazanes, polycarbosilazanes, and polysilacarbosilazanes. The polymeric preceramic precursor may contain a partial component of siloxane and/or silsesquioxane. The polymeric preceramic precursor may have pendant functional groups bonded to the chain backbone including, hydrido, vinyl, allyl, alkoxy, silyl, and alkyl groups. The polymeric preceramic precursor may have a molecular weight between 500 and 10000000 g/mole, may be a homopolymer, random copolymer, block copolymer, or a polymer blend, and may have any chain architecture including linear, networked, branched, and dendrimeric. The polymeric preceramic precursor may also have a partial component of siloxane and/or silsesquioxane structure. The polymeric preceramic precursor may have a composition SivNwCxOyH2, where 0.1≤ v≤ 0.8, 0≤ w≤ 0.8, 0.05≤ x≤ 0.8, 0≤ y≤ 0.3, 0.05≤ z≤ 0.8 for v+w+x+y+z=l. The polymeric preceramic precursor may also have a composition of SivNwCxOyHz, where 0.1≤v≤0.8, 0≤w≤0.8, 0.05≤x≤0.8, 0≤y≤0.3, 0.05≤z≤0.8, and v+w+x+y+z=l. The polymeric preceramic precursor may be a polyureamethylvinylsilazane (KiON), a polycarbomethylsilane, or a polyallylhydridocarbosilane. [0047] After conversion of the polymeric preceramic precursor film into the ceramic patterning layer, the ceramic patterning layer may have a composition of SivNwCxOyHz, where 0.1≤ v≤ 0.9, 0≤ w≤ 0.5, 0.05≤ x≤ 0.9, 0≤ y≤ 0.5, 0.05≤ z≤ 0.8 for v+w+x+y+z=l. Alternatively, the ceramic patterning layer may have the composition SivNwCxOyHz, where 0.1≤v≤0.9, 0≤w≤0.5, 0.05≤x≤0.9, 0≤y≤0.5, 0.05≤z≤0.8 for v+w+x+y-i-z=l. An example of a preferred composition is v =0.18 +/- 0.03, w =0.16 +/- 0.03, x =0.17 +/- 0.03 , y =0.01 +/- 0.03, and z = 0.48 +/- 0.03. [0048] Optionally, additives that improve adhesion quality or coating quality such as adhesion promoters and antistriation agents may be codissolved in solution. The concentration of additives in solutions may be less than about 1.0 wt%. The YOR920030025PCT1 Application As Filed.doc adhesion promoter is selected from the group consisting of SixLyR2) where L is selected from the group consisting of hydroxy, methoxy, ethoxy, acetoxy, alkoxy, carboxy, amines, halogens, and R is selected from the group consisting of hydrido, methyl, ethyl, vinyl, and phenyl (any alkyl or aryl). The adhesion promoter may be: hexamethyldisilazane, vinyltriacetoxysilane, aminopropyltrimethoxysilane, and vinyl trimethoxysilane. The antistriation agent may be less than about 0.1% of the solution containing the polymeric preceramic precursor. The antistriation agent may be utilized to produce films of high uniformity. [0049] The solution containing the polymeric preceramic precursor, may also contain moieties that produce porosity in the system, including sacrificial polymeric materials that degrade into low molecular weight byproducts and/or high boiling point solvents that are expelled from the film during the conversion of the polymeric preceramic precursor into the ceramic patterning layer. The sacrificial polymeric material may be one of, a combination of, or a copolymer of: poly(stryenes), poly(esters), poly(methacrylates), poly(acrylates), poly(glycols), poly(amides), and poly(norbornenes). [0050] Referring to Figures 5(a) and 5(b), compositional depth profiles as determined by Auger depth profiling before and after exposure to oxygen plasma is shown. The relative concentrations of signals corresponding to the various elements are shown as a function of sputter time. The film depth can be calculated using the etch rate which was about 10 nm/minute. The data indicates that the ceramic pattemable layer generated from a polysilazane polymeric preceramic precursor is resistant to the oxygen plasma exposure (which simulates removal of a photoresist) and has only a slight modification in its composition at the uppermost surface. From these results, it is determined that the ceramic pattemable layer can withstand typical photoresist rework steps that remove photoresist and/or antireflective coating layers. [0051] While the present invention has been particularly shown and described with respect to preferred embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in forms and details may Application As Filed-doc be made without departing from the spirit and scope of the present invention. It is therefore intended that the present invention not be limited to the exact forms and details described and illustrated, but fall within the scope of the appended claims. WHAT IS CLAIMED IS: 1. A method for forming a hardmask comprising: depositing at least one polymeric preceramic precursor film atop a substrate having at least one layer; converting said at least one polymeric preceramic precursor film into at least one ceramic layer, said at least one ceramic layer having a composition of forming a patterned photoresist atop said at least one ceramic layer; patterning said at least one ceramic layer to expose one or more regions of said underlying substrate, where a remaining region of said underlying substrate is protected by at least one patterned ceramic layer; etching said one or more exposed region of said substrate. 2. The method of claim 1 wherein said substrate comprises at least one line level dielectric layer and at least one via level dielectric layer. 3. The method of claim 1 wherein said step a) of depositing said polymeric preceramic precursor film includes applying a solution of said polymeric preceramic precursor dissolved in an organic solvent, where said organic solvent is selected from the group consisting of: propylene glycol methyl ether acetate (PGMEA), propylene glycol methyl ether (PGME), toluene, xylenes, anisole, mesitylene, butyrolactone, cyclohexanone, hexanones, ethyl lactate, heptanones or combinations thereof. 4. The method of claim 3 wherein a solution comprising said preceramic precursor and solvent further comprises on or more selected from the group comprising: an adhesion promoter, a sacrificial moiety to produce porosity, an antistriation agent, or combinations thereof. 5. The method of claim 3 wherein said applying step is selected from the group consisting of: spin coating, spray coating, scan coating, and dip coating. 6. The method of claim 1 wherein said conversion of said polymeric preceramic precursor into said ceramic layer comprises thermal curing, electron irradiation, ion irradiation, irradiation with ultraviolet light, irradiation with visible light or combinations thereof. 7. The method of claim 1 further comprising the step of applying an adhesion promoter at either prior to application of said polymeric preceramic precursor, after application of said polymeric preceramic precursor, or after said conversion of said polymeric preceramic precursor into said ceramic layer. 8. The method of claim 1 wherein said at least one patterned ceramic layer comprises a hardmask, where said hardmask defines a via level dielectric and a line level dielectric in said substrate during said etching. 9. The method of claim 1 wherein said at least one patterned ceramic layer comprises a clustered hardmask, where said clustered hardmask comprises a bilayer having at least two distinct patterns and at least two distinct dielectric materials. 10. The method of claim 8 wherein a ceramic layer between said via level dielectric and said line level dielectric having a composition SivNwCxOyH2, where 11. The method of claim 1 wherein said at least one polymeric preceramic 12. A multilayer interconnect structure for semiconducting devices comprising: at least one layer of patterned ceramic film having at least one composition for v+w+x+y+z=l, atop a substrate having one or more layers, where said one or more layers includes at least one metal layer. 13. The multilayer interconnect structure of claim 12, wherein said patterned ceramic film comprises at least two different silicon containing dielectrics having two distinct patterns, forming a clustered hardmask layer inlcuding a second hardmask layer atop a first hardmask layer. 14. The multilayer interconnect structure of claim 13, wherein said first hardmask layer defines a via level dielectric and said second hardmask layer defines a line level dielectric. 15. The multilayer interconnect structure of claim 12, wherein said substrate includes microelectronic interconnects and microelectronic devices. 16. The multilayer interconnect structure of claim 12, wherein said at least one patterned ceramic layer has a thickness from about 5 nm to about 300 nm. 17. The multilayer interconnect structure of claim 12, wherein the said at least one patterned ceramic layer contains porosity. 18. A multilayer interconnect structure comprising: a multilayer substrate having at least a first dielectric layer and a second dielectric layer; where at least one ceramic buried etch stop having a composition SivNwCxOyHz, where 0.05≤ v≤ 0.8, 0≤ w≤ 0.9, 0.05≤ x≤ 0.8, 0≤ y≤ 0.8, 0.05≤ z≤ 0.8 for v+w+x+y+z=l, is between said first dielectric layer and said second dielectric layer. 19. The multilayer interconnect structure of claim 18, wherein the said first dielectric layer is a line level dielectric and said second dielectric layer is a via level dielectric. YOR920030025PCT1 Application As Filed.doc 20. The multilayer interconnect structure of claim 18 further comprising at least one patterned ceramic hardmask having composition SivNwCxOyH2, where 0.1≤ v≤ 0.9,0≤ w≤ 0.5,0.05≤ x≤ 0.9,0≤ y≤ 0.5, 0.05≤ z≤ 0.8 for v+w+x+y+z=l, atop said substrate. |
---|
1890-chenp-2005 abstract duplicate.pdf
1890-chenp-2005 claims duplicate.pdf
1890-chenp-2005 description(complete) duplicate.pdf
1890-chenp-2005 drawings duplicate.pdf
1890-chenp-2005-assignement.pdf
1890-chenp-2005-correspondnece-others.pdf
1890-chenp-2005-correspondnece-po.pdf
1890-chenp-2005-description(complete).pdf
Patent Number | 229026 | |||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Indian Patent Application Number | 1890/CHENP/2005 | |||||||||||||||
PG Journal Number | 12/2009 | |||||||||||||||
Publication Date | 20-Mar-2009 | |||||||||||||||
Grant Date | 13-Feb-2009 | |||||||||||||||
Date of Filing | 10-Aug-2005 | |||||||||||||||
Name of Patentee | INTERNATIONAL BUSINESS MACHINES CORPORATION | |||||||||||||||
Applicant Address | Armonk, New York 10504, | |||||||||||||||
Inventors:
|
||||||||||||||||
PCT International Classification Number | H01L | |||||||||||||||
PCT International Application Number | PCT/US2004/02126 | |||||||||||||||
PCT International Filing date | 2004-01-26 | |||||||||||||||
PCT Conventions:
|