Title of Invention

METHOD FOR PACKAGING A MICROELECTRONIC DEVICE USING ON-DIE BOND PAD EXTENSION

Abstract Expanded bond pads (24) are formed over a passivation layer (16) on a semiconductor wafer (10) before the wafer is diced into individual circuit chips (26). After dicing, the individual chips (26) are packaged by fixing each chip within a package core and building up one or more metallization layers (42, 48) on the resulting assembly (34). In at least one embodiment, a high melting temperature (lead free) alternative bump metallurgy (ABM) form of controlled collapse chip connect (C4) processing is used to form relatively wide conducting platforms over the bond pads on the wafer.
Full Text METHOD FOR PACKAGING A MICROELECTRONIC DEVICE
USING ON-DIE BOND PAD EXPANSION
FIELD OF THE INVENTION
The invention relates generally to microelectronic circuits and, more
particularly, to structures and techniques for packaging such circuits.
BACKGROUND OF THE INVENTION
After a microelectronic circuit chip (i.e., a die) has been
manufactured, the chip is typically packaged before it is sold to the public.
The package provides both protection for the chip and a convenient and often
standardized method for mounting the chip within an external system. The
circuit package must include some means for providing electrical
communication between the various terminals of the circuit chip and the
exterior environment. Many different packaging technologies have been used
in the past for providing his communication. The type of package that is
used for a particular chip can have a significant impact on the performance of
the completed device. Typically, in a high volume manufacturing
environment, cost will te a primary concern in selecting a packaging
technology. Performance is also a very important criterion. As circuits get
smaller and faster, there is an ongoing need for innovative and cost effective
packaging technologies.
BRIEF DESCRIPTION OF THE ACCOMPANYING DRAWINGS
Figs. 1, 2, 3, 4, 5 6, and 7 are a series of diagrams illustrating a
method for fabricating a microelectronic die in accordance with one
embodiment of the present invention;
Fig. 8 is a simplified top view illustrating a die/core assembly in
accordance with one embodiment of the present invention;
Figs. 9, 10, 11, 12, and 13 are a series of diagrams illustrating a
method for packaging a microelectronic die in accordance with one
embodiment of the present invention;
Fig. 14 is a simplified cross sectional side view of a multiple chip
die/core assembly in accordance with one embodiment of the present
invention;
Fig. 15 is a simplified cross sectional side view of the multiple chip

die/core assembly of Fig. 14 after a pair of build up metallization layers have
been deposited;
Fig. 16 is a flow chart illustrating a process for manufacturing a
microelectronic die in accordance with one embodiment of the present
invention; and
Fig. 17 is a flow chart illustrating a process for packaging a
microelectronic die in accordance with one embodiment of the present
invention.
DETAILED DESCRIPTION
In the following detailed description, reference is made to the
accompanying drawings that show, by way of illustration, specific
embodiments in which the invention may be practiced. These embodiments
are described in sufficient detail to enable those skilled in the art to practice
the invention. It is to be understood that the various embodiments of the
invention, although different, are not necessarily mutually exclusive. For
example, a particular feature, structure, or characteristic described herein in
connection with one embodimert may be implemented within other
embodiments without departing from the spirit and scope of the invention. In
addition, it is to be understood that the location or arrangement of individual
elements within each disclosed embodiment may be modified without
departing from the spirit and scope of the invention. The following detailed
description is, therefore, not to be taken in a limiting sense, and the scope of
the present invention is defined only by the appended claims, appropriately
interpreted, along with the full range of equivalents to which the claims are
entitled. In the drawings, like numerals refer to the same or similar
functionality throughout the several views.
The present nvention relates to techniques and structures for
packaging microelectronic circuits using a build up process on the surface of
a microelectronic die That is, one or more metallization layers are built up
over the die as par of the packaging process to provide for electrical
interconnection between the terminals of the die and the exterior environment
(e.g., an exterior circuit board). During wafer-level processing, a number of
expanded bond pads are formed over a passivation layer on the surface of a
semiconductor wafer. Each expanded bond pad is conductively coupled,
through a corresponding opening in the passivation layer, to an associated
bond pad on an upper metal layer of the wafer. In a preferred approach, the

expanded bond pads are significantly larger (at least in the plane of the
passivation layer) than the bond pads on the upper layer of the wafer. After
the expanded bond pads have been formed, the wafer is diced into individual
microelectronic die that need to be packaged.
In one packaging ipproach, each individual die is fixed within a
package core to form a die/'core assembly. One or more metallization layers
are then built up over the die/core assembly. Because each expanded bond
pad is larger than the associated bond pad below the passivation layer, a
significant increase in the package to die via alignment budget is achieved.
Because the expanded pads are deposited at the wafer level, rather than at the
package level, wafer leve processing and fab processing capabilities can be
taken advantage of. It is believed that the use of such techniques can provide
a significant cost benefit during the manufacturing process. The application
of the expanded bond pads at the wafer processing level can also improve die
sorting capabilities during manufacture as the surface area for sort probe
contact is increased. The inventive techniques can be used in connection with
a wide variety of microe ectronic circuit types including, for example, digital
data processing devices and logic circuits. The techniques are particularly
advantageous when used in connection with multiple chip modules.
As is well known, semiconductor wafers are typically large disk like
structures that can carry hundreds or even thousands of independent circuits.
As used herein, the phrase "independent circuits" is used to refer to the
individual circuits or systems on the wafer that will eventually be separated
from one another during wafer dicing. During wafer-level processing, the
wafer is processed in a known manner to develop a plurality of independent
circuits (e.g.,- microprocessor circuits) distributed across an upper surface,
thereof. Each of the independent circuits on the wafer will usually include
multiple layers of internal circuitry. Bond pads are formed on the top of the
wafer to provide an electrical interface to the internal circuitry. After wafer
processing is complete, the wafer is typically cut up into separate circuit chips
or dice.
Figs. 1, 2, 3, 4, 5, 6, and 7 are a series of simplified diagrams
illustrating a method lor fabricating a microelectronic die in accordance with
one embodiment of the present invention. Fig. 1 is a cross sectional side view
illustrating a portion of a wafer 10 after circuitry and associated bond pads 12
have been formed thoreon. For ease of illustration, the individual circuitry
layers are not shown in the figures herein. Boundary lines 14 are shown in

Fig. 1 to indicate where the wafer 10 will eventually be cut to form an
individual die. Thus, the region of the wafer 10 between the two boundary
lines 14 corresponds to a single independent circuit. In Fig. 1, six bond pads
12 are shown between the boundary lines 14. It should be appreciated, that
the actual number of bond pads 12 used in a particular circuit will vary
depending upon, for example, the complexity of the circuit. In one
embodiment, the bond pads 12 on the wafer are relatively thin metal
structures having thicknesses typically below 4 micrometers. The dimensions
of these bond pads 12 are typically dictated by the minimum requirements for
electrical test and assembly and the desire to minimize total area consumed to
reduce die size (e.g., more dice per wafer).
With reference to Fig. 2, a passivation layer 16 is next deposited on
the upper surface of the wafer 10. Among other functions, the passivation
layer 16 is used to protect the underlying circuitry from the surrounding
environment. Typically, the passivation layer 16 will consist of a dielectric
material such as, for example, silicon nitride. Other materials and/or
combinations of materials are also possible. After the passivation layer 16
has been deposited, openings 18 are. formed in the passivation layer 16 to
expose at least part of the underlying bond pads 12, as illustrated in Fig. 3. In
one approach, a mask (net shown) having the desired pattern of openings is
first formed over the pass vation layer 16 and the openings 18 are then etched
using the mask. The mask material will then typically be removed. Other
techniques for forming the openings 18 in the passivation layer 16 are also
known. After the openings 18 have been formed, the completed passivation
layer 16 will preferably overlap and cover the bond pad edges to provide a
moisture barrier.
As illustrated in Fig. 4, an adhesion layer 20 is next deposited on the
wafer 10. The adhesion layer 20 is operative for enhancing the adhesion of
subsequently deposited metal to the passivation material. In a preferred
embodiment, a layer of titanium is sputter deposited on the wafer 10 to form
the adhesion layer 20. Other materials (e.g., chromium, tungsten, tantalum,
tantalum nitride, etc.) or alloys and other deposition processes can
alternatively be used. With reference to Fig. 5, an optional seed layer 22 is
next deposited on the wafer 10 to form an electrical connection to the edge of
the wafer 10. The seed layer 22 also provides a protective barrier for the
adhesion layer 20 and the metal below. In a preferred approach, copper is
sputter deposited on the wafer 10 to form the seed layer 22. In at least one

embodiment, a single layer is provided that acts as both the adhesion layer 20
and the seed layer 22.
After the seed layer 22 has been applied, a number of expanded bond
pads 24 are formed on the wa fer 10, as shown in Fig. 6. The bond pad length,
width, and pitch are defined by the lithographic or patterning processes used
to produce the expanded bond pads, and are subject primarily to the
limitations of these processes. The expanded bond pads 24 are preferably
relatively thick structures (e.g., greater than 8 micrometers). They are
therefore more compatible with the build up process than the relatively thin
bond pads 12. Because the expanded bond pads 24 are deposited at the wafer
level, wafer level processing and fab processing capabilities can be used to
form the expanded pads 24. In a preferred approach, an alternative bump
metallurgy (ABM) process is used to form the expanded bond pads 24. The
process by which ABM is deposited on a wafer is analogous to that typically
used in controlled collapse c lip connect (C4) processing. However, ABM is
lead-free and can withstanc higher temperatures, while providing similar
properties as C4 in this application (wafer level process that provides
electrical connection over die bond pads for assembly, typically with a larger
aspect ratio in length, width, and height relative to the original bond pad). In
one embodiment, the ABM process is used to create relatively wide copper
platforms above each of the bond pads 12 on the wafer 10.
The expanded bond pads 24 will preferably be significantly larger in
size in at least one dimension (e.g., length and/or width in a plane defined by
the passivation layer 16) than the bond pad openings 18 in the passivation
layer 16. As will be described in greater detail, this increase in size will
typically improve the alignment budget for the vias associated within the first
build up layer by a significant amount. In the illustrated embodiment, the
expanded bond pads 24 are approximately twice the width (i.e., the dimension
across the page) of the associated bond pad openings 18. Although not
shown, the expanded pads 24 are also approximately twice the length (i.e., the
dimension into the page) of the associated bond pad openings 18. Bond pad
expansion ratios of up to 40 are believed possible in accordance with the
present invention. The expanded bond pads 24 can be the same shape as the
bond pads 12 or a different shape. In one approach, the expanded bond pads
24 are made as large as is reliably possible within the capabilities of the
particular on-wafer deposition process being used. The bond pad openings 18
can also be made smaller to increase the alignment budget between each bond

pad 12 and its associated expanded pad 24. One or more expanded bond pads
24 can be formed that cover multiple underlying bond pads 12 as might be
desired for certain circuit designs or due to limitations in the capability of
other processing steps.
After the expanded pads 24 have been formed, the seed layer 22 is
removed from the regions between the expanded pads 24, typically by
etching. In addition, the adhesion layer 20 is removed from the regions
between the expanded pads 21. The deposited pad material acts as a mask to
protect the adhesion material beneath the expanded pads 24. Therefore, the
adhesion material remains at the interfacs between each expanded pad 24 and
the underlying bond pad 12 and passivation layer 16 to enhance adhesion
therebetween. As shown in Fig. 7, the wafer 10 is eventually cut up to form
individual microelectronic circuit dice 26. As is well known, in a typical
manufacturing environment, ship sorting procedures are performed before
wafer dicing to group individual chips based on performance level and/or to
determine whether each chip is functional. One advantage of depositing the
expanded pads 24 during wafer level processing, therefore, is that they
provide additional contact area for the probes that are used to test the
individual die during sorting.
After the wafer has been diced, each individual die 26 is packaged.
Often, a chip manufacturer will deliver the separated dice to a packaging
vendor to perform the packaging. As described above, in a preferred
approach, each individual die 26 is packaged by building up one or more
metal layers on a surface of the die 26. The die 26 is first mounted within an
opening in a package core to form a die/core assembly. Metal layers are then
built up over the die/core assembly to provide, among other things,
conductive communication between the terminals of the die 26 and the leads
or contacts of the package. Fig. 8 is a simplified top view illustrating a
die/core assembly 34 in accc rdance with one embodiment of the present
invention As shown, the die 26 is fixed within an opening 36 in a package
core 30 using an encapsulation material 32 (e.g., plastics, resins, epoxies,
elastomers, and the like). The die 26 is first positioned within the opening 36
and the encapsulation material 32 is then flowed or injected into the gap
between the die 26 and the cor 2 30 and allowed to harden. The package core
30 can be formed from a wide variety of different materials. For example, the
core material can include, bismaleimide triazine (BT), various resin-based
materials, flame retarding glass/epoxy materials (e.g., FR4), polyimide-based

materials, ceramic materials, metal materials (e.g., copper), and/or others.
Figs. 9, 10, 11, 12, and 13 are a series of diagrams illustrating a
method for packaging a die 16 in accordance with one embodiment of the
present invention. Fig. 9 is a cross sectional side view of the die/core
assembly 34 of Fig. 8. As shown, the die 26 is fixed within the opening 36 in
the package core 30 with the upper surface of the passivation layer 16 of the
die 26 substantially flush with the upper surface of the package core 30 (and
with the upper surface of the enoapsulation material 32). Other
configurations for fixing the die 26 within the core 30 are also possible (e.g.,
the upper surface of the passivation layer 16 can be raised with respect to the
upper surface of the core 30, etc). The opening 36 can extend fully through
the package core 30 (as shown in Fig. 9) or a full or partial floor portion can
be provided within the opening 36.
With reference to Fig. 10, a layer of dielectric material 38 is next
deposited over the die/core assembly 34. The dielectric layer 38 can be
formed from any of a variet) of different materials including, for example,
glass particle filled epoxy resins (e.g., Ajinomoto Buildup Film (ABF)
available from Ajinomoto), bisbenzocyclobutene (BCB) (available from
Dow), polyimide, silicone rubber materials (e.g., DC6812 from
DowCorning), various low-k dielectrics (e.g., SiLK from Dow Chemical),
IPN (available from Ibiden), and others. After the dielectric layer 38 has been
applied, a number of via holes 40 are formed through the dielectric layer 38 in
locations corresponding to the expanded bond pads 24, as illustrated in Fig.
11. Any available method can be used to form the via holes 40 including, for
example, laser techniques, photolithography techniques using wet or dry
etching, use of photoimagable dielectric materials, and others. Because the
expanded bond pads 24 have been made selatively wide, the alignment budget
for the via holes 40 is substantially larger than it would have been if the via
holes 40 were required to align with the smaller bond pad openings 18 in the
passivation layer 16. In fact in many cases the minimum via size may be
larger than the desirgd size of the bond pad opening 18, requiring an unlanded
via that increases the complexity of the via formation and filling process.
When laser ablation is being used to form the via openings, it will typically be
simpler to land the via (i.e., stop drilling) on the expanded bond pad rather
than on the bond pad or on multiple different materials (i.e., the bond pad and
the passivation as would be tHe case in an unlanded via). Significantly, if at
this stage in the build up process a shift is made from package-by-package

alignment to gang alignment of multiple packages within a panel, there will
be an added constraint to the alignment budget resulting from die-to-die
misalignment among the packages. The largest possible expansion of the
bond pads will reduce this constraint as much as possible. In addition,
because the expanded bond pads 24 are raised above the passivation layer 16,
the expanded pads 24 make the surface of the die 26 appear much more like
the topography typically encountered during the package build up process
(i.e., more like the topography of the build up layers themselves). The
material of the expanded be nd pads 24 can also be made more compatible
with the material of the bui d up layers. In one embodiment, for example,
both the expanded bond pad; 24 and the metallization of the build up layers
are formed from copper.
After the via holes 40 have been formed, a first build up metallization
layer 42 is deposited over the dielectric ayer 38, as illustrated in Fig. 12. As
shown, the first build up metallization layer 42 includes a number of
conductive elements 44 that are each conductively coupled to an associated
expanded bond pad 24 through a corresponding via hole 40. The first build
up metallization layer 42 (and the other build up layers, if any) may be
formed by any known technique, including but not limited to semi-additive
plating and photo lithographic techniques. An exemplary semi-additive
plating technique can involve depositing a seed layer, such as a sputter-
deposited or electroless-deposited metal, on the dielectric layer 38. A resist
layer is then patterned on the seed layer followed by electrolytic plating of a
layer of metal, such a copper, on the seed layer exposed by open areas in the
patterned resist layer. The patterned resist layer is stripped and portions of
the seed layer not having the layer of metal plated thereon are etched away.
Other methods of forming conductive elements 44 will be apparent to those
skilled in the art. Another dielectric layer 46 and a second build up
metallization layer 48 may hen be deposited, as illustrated in Fig. 13.
Additional build up layers can also be applied. Eventually, a number of
external package contacts or leads are formed to provide an interface to an
external circuit.
As described previously, in at least one embodiment, the principles of
the present invention are used to fabricate a multi-chip module (MCM). Fig.
14 is a simplified cross sectional side view of a multiple chip die/core
assembly 50 that can be used to form an MCM in accordance with one
embodiment of the present irvention. As shown, multiple dice 26, each

having expanded pads 24 disposed thereon, are fixed within an opening 36 in
a package core 30. In an alternative embodiment, the dice 26 are each fixed
within a separate opening in the package core 30. More precise chip
alignment may be required to align the dice 26 to one another before the
encapsulation material 32 is added and allowed to harden. After the multiple
chip die/core assembly 50 has been formed, the build up process can proceed
substantially as described abc ve. For example, with reference to Fig. 15, a
first dielectric layer 38 an be deposited and via holes 40 formed
therethrough. A first build up layer 42 can then be applied over the first
dielectric layer 38. Similarly, a second dielectric layer 46 can be deposited
over the first build up layer 42 and via holes 52 can be formed therein. A
second build up layer 48 can be deposited on the second dielectric layer 46.
• Significantly, the build up layers 42, 48 can be used to provide inter-chip
communication between the d ce 26 of the module. For example, as shown in
Fig. 15, one or more traces 54 can be provided on the first build up layer 42 to
provide communication between a bond pad 12 (or multiple bond pads 12)
within one die and a bond pad 12 (or multiple bond pads 12) within another
die.
In addition to the abce, the inventive principles can also be used to
fabricate multiple microelectronic devices on a single panel that is then cut up
into individual packaged devices. The packaged devices can be either single-
chip or multi-chip devices. A number of dice that each have expanded bond
pads thereon are first fixed within corresponding openings in a panel. The
panel forms the package core for each of the devices being fabricated. One or
more build up metallization layers are then formed over the panel. The panel
is then divided into multiple independent microelectronic devices.
Fig. 16 is a flow chart illustrating a process for manufacturing a
microelectronic die in accondance with one embodiment of the present
invention. A semiconductor wafer is first provided that includes.a number of
independent circuits distributed across an upper surface thereof (block 70).
Each circuit has a number of bond pads on an upper surface of the wafer.
Methods for preparing such wafers are well known in the art and, therefore,
will not be described furthe herein. Typically, each of the independent
circuits on the wafer will be identical with the others. Any of a wide range of
different circuit types can be formed (e.g., digital processing devices, logic
circuits, etc.). A passivation layer is next deposited on the upper surface of
the wafer (block 72). Openings are then formed though the passivation layer

to expose portions of the bond pads for each of the circuits (block 74).
Expanded bond pads are then formed over some or all of the openings in the
passivation layer which are then conductively coupled to the independent
circuits below the passivat on layer (block 76). An adhesion layer and/or a
seed layer may be applied over the passivation layer as part of the expanded
pad formation to enhance metal adhesion to the passivation material. The
wafer is then cut up into individual circuit dice to await packaging (block 78).
The individual dice may be electrically tested before the wafer is cut.
Fig. 17 is a flow chart illustrating a method for packaging a
microelectronic die in acordance with one embodiment of the present
invention. A microelectron c die is provided that has expanded bond pads
disposed over openings in a )assivation layer thereof (block 80). Each of the
expanded bond pads is conductively coupled to one or more associated bond
pads of the die through corresponding openings in the passivation layer. The
expanded bond pads each have dimensions that are larger than those of the
associated bond pad opening; in the passivation layer. The microelectronic
die with the expanded bond pads is then fixed within an opening in a package
core to form a die/core assembly (block 82). A layer ofdielectric material is
then deposited over the die/core assembly (block 84) and via holes are formed
in the dielectric layer in local ions corresponding to the expanded bond pads
(block 86) and potentially in other locations. A metallization pattern is then
formed on the dielectric layer (block 881 that is conductively coupled to the
expanded bond pads through he corresponding via holes. Further dielectric
layers and metallization patterns can also be applied.
Although Figs. 1-15 ilustrate various views and embodiments of the
present invention, these figures are not meant to portray microelectronic
assemblies in precise detail. For example, these figures are not typically to
scale. Rather, these figures illustrate microelectronic assemblies in a manner
that is believed to more clearly convey rhe concepts of the present invention.
In addition, it should be appreciated that the present invention does not
require a one to one correspondence between expanded pads and bond pads.
For example, expanded pads may be provided for only a subset of the bond
pads of the die or a single bond pad may cover multiple bond pad openings.
Although the present invention has been described in conjunction with certain
embodiments, it is to be understood that modifications and variations may be
resorted to without departing from the spirit and scope of the invention as
those skilled in the art readi y understand. For example, it should be

understood that various additional acts can be performed (e.g., intermediate
cleaning and/or surface roughening acts) and structures created (e.g.,
additional adhesion layers, etc.) during device fabrication in accordance with
the present invention. Such modifications and variations are considered to be
within the purview and scope of the invention and the appended claims.

WE CLAIM :
1. A method of fabricating a microelectronic device, comprising:
providing a semiconductor wafer having a plurality of bond pads on an upper surface thereof,
said semiconductor wafer carrying a plurality of independent circuits;
applying a passivation layer to said upper surface of said semiconductor wafer:
creating openings in said passivalior layer to expose portions of bond pads on said upper surface
of said semiconductor wafer:
forming symmetrically expanded bond pads over selected openings in said passivation layer;
cutting said semiconductor wafer into a plurality of individual microelectronic dice after
depositing said expanded bond pads, said plurality of individual microelectronic dice comprising a first
die;
fixing said first die within a package core to form a die / core assembly; and
building up at least one metallization layer over said die / core assembly.
2. The method as claimed in claim 1, wherein:
forming symmetrically expanded bond pads involves depositing an adhesion layer over said
semiconductor wafer after creating said openings to enhance adhesion of said symmetrically expanded
bond pads to said passivation layer.
3. The method as claimed in claim 2. wherein:
forming symmetrically expanded bond involves depositing an adhesion layer over said
semiconductor wafer after creating said openings to enhance adhesion of said symmetrically expanded
bond pads to said passivation layer.
4. The method as claimed in claim 1, wherein:
forming symmetrically expanded bond pads involves pattern plating said bond pads above said
selected openings.

5. The method as claimed in claim 1, wherein:
forming symmetrically expanded bond pads involves patterning metallization for multiple
independent circuits of said semiconductor wafer using a single mask.
6. The method as claimed in claim 1, wherein:
forming symmetrically expanded bond pads involves forming a first expanded bond pad that is
conductively coupled to multiple bond pads on said upper surface of said semiconductor wafer through
corresponding openings in said passivation layer.
7. The method as claimed in claim 1, wherein:
forming symmetrically expanded bond pads involves using a lead free controlled collapse chip
connect (C4) deposition process to fashion said expanded bond pads on said semiconductor wafer.
8. The method as claimed in claim 1 wherein:
said symmetrically expanded bond pads are composed predominantly of copper.
9. The method as claimed in claim 1 wherein:
said symmetrically expanded bond pads each have at least one dimension in a plane of said
passivation layer that is greater than a corresponding dimension of an associated bond pad opening on
said upper surface of said semiconductor wafer.
10. The method as claimed in claim 9, wherein:
said symmetrically expanded bond pads each have dimensions in two orthogonal directions
within said plane of said passivation layer that are greater than corresponding dimensions of an
associated bond pad opening on said upper surface of said semiconductor wafer.

11. The method as claimed in claim 1, wherein:
fixing said first die within a package core involves holding said die within an opening in said
package core, introducing an encapsulation material into said opening, and allowing said encapsulation
material to cure.
12. The method as claimed in claim 1, wherein:
building up at least one metallizat on layer over said die / core assembly involves depositing a
dielectric layer over said die / core assembly, forming via holes through said dielectric layer to expose
portions of said symmetrically expanded bond pads, and depositing a first metallization layer on said
dielectric layer, said first metallization layer contacting said exposed portions of said symmetrically
expanded bond pads through said via holes
13. A method for fabricating a microelectronic device comprising:
providing a first microelectronic die having first symmetrically expanded bond pads disposed
over selected openings in a passivation layer thereof, each of said first symmetrically expanded bond
pads being conductively coupled to at least one associated bond pad of said first microelectronic die
through one or more corresponding openings in said passivation layer of said first microelectronic die;
providing a second microelectronic die having second symmetrically expanded bond pads
disposed over a passivation layer thereof, each of said second symmetrically expanded bond pads being
conductively coupled to at least one assoc ated bond pad of said second microelectronic die through one
or more corresponding openings in said passivation layer of said second microelectronic die;
fixing said first microelectronic die and said second microelectronic die within a package core to
form a die / core assembly;
depositing a dielectric layer over said die/core assembly;
forming via holes through said dielectric layer to expose portions of said first and second
symmetrically expanded bond pads; and
depositing a metallization layer on said dielectric layer, said metallization layer contacting said
exposed portions of said first and second symmetrically expanded bond pads through said via holes.

14. The method as claimed in claim 13, wherein providing a first microelectronic die involves:
providing a first semiconductor wafer having a plurality of bond pads on an upper surface
thereof, said first semiconductor wafer earring a plurality of independent circuits;
applying a passivation layer to said upper surface of said first semiconductor wafer;
creating openings in said passivation layer to expose portions of bond pads on said upper surface
of said first semiconductor wafer;
forming symmetrically expanded bond pads over said passivation layer; and
cutting said first semiconductor wafer into a plurality of individual microelectronic dice after
depositing said symmetrically expanded bond pads, said plurality of individual microelectronic dice
comprising said first microelectronic die.
15. The method as claimed in claim 13, wherein
fixing said first microelectronic die and said second microelectronic die within a package core
involves fixing said first and second microelectronic dice within a common opening in said package
core.
16. The method as claimed in claim 13, wherein
fixing said first microelectronic die and said second microelectronic die within a package core
involves fixing said first microelectronic die within a first opening in said package core and fixing said
second microelectronic die within a second opening in said package core.
17. The method as claimed in claim 13, v herein
fixing said first microelectronic die and said second microelectronic die within a package core
involves fixing said first and second m croelectronic dice within said package core using an
encapsulation material.
18. The method as claimed in claim 13, wherein
depositing a metallization layer involves patterning said metallization layer on said dielectric
layer using a single mask.

19. The method as claimed in claim 13 wherein
depositing a metallization layer involves forming a first conductive element on said dielectric
layer that provides conductive communication between a first symmetrically expanded bond pad on said
first microelectronic die and a second symmetrically expanded bond pad on said second microelectronic
die.
20. The method as claimed in claim 13, which involves :
dividing said package core into multiple ponions, after depositing said metallization layer, to
produce multiple independent microelectror ic devices, one of said multiple independent microelectronic
devices comprising said first microeleitronic die and another of said multiple independent
microelectronic devices comprising said second microelectronic die.
21. A method of fabricating a microelect "onic device, comprising:
providing a semiconductor wafer having a plurality of bond pads on an upper surface thereof,
said semiconductor wafer carrying a plurality of independent circuits;
applying a passivation layer to said upper surface of said semiconductor wafer;
creating openings in said passivation layer to expose portions of bond pads on said upper surface
of said semiconductor wafer;
depositing a conductive adhesion lays r on said passivation layer;
forming a masking layer on said semi conductor wafer over said adhesion layer;
plating said semiconductor wafer in regions defined by said masking layer to form symmetrically
expanded bond pads over selected openings in said passivation layer; and
cutting up said semiconductor wafer into a plurality of individual circuit dice.
22. The method as claimed in claim 21, which involves:
fixing a die from said plurality of individual dice within a package core to form a die/core
assembly; and
building up at least one metallization layer over said die / core assembly.

23. The method as claimed in claim 21 which involves:
depositing a conductive seed layer on said conductive adhesion layer before forming said mask.
24. The method as claimed in claim 21, wherein:
depositing a conductive adhesion layer involves sputter depositing a layer of copper on said
conductive adhesion layer.
25. The method as claimed in claim 21, wherein:
depositing a conductive adhesion layer involves sputter depositing at least one of the following
materials on said passivation layer: titanium chromiun, tungsten, tantalum, and tantalum nitride.
26. The method as claimed in claim 21, wherein:
plating said semiconductor wafer involves electroplating said semiconductor wafer with copper.
27. The method as claimed in claim 21, wherein:
plating said semiconductor wafer involves using a lead free controlled collapse chip connect (C4)
deposition process.

Expanded bond pads (24) are formed over a passivation layer (16) on
a semiconductor wafer (10) before the wafer is diced into individual circuit
chips (26). After dicing, the individual chips (26) are packaged by fixing
each chip within a package core and building up one or more metallization
layers (42, 48) on the resulting assembly (34). In at least one embodiment, a
high melting temperature (lead free) alternative bump metallurgy (ABM)
form of controlled collapse chip connect (C4) processing is used to form
relatively wide conducting platforms over the bond pads on the wafer.

Documents:

1258-KOLNP-2003-FORM-27-1.pdf

1258-KOLNP-2003-FORM-27.pdf

1258-kolnp-2003-granted-abstract.pdf

1258-kolnp-2003-granted-assignment.pdf

1258-kolnp-2003-granted-claims.pdf

1258-kolnp-2003-granted-correspondence.pdf

1258-kolnp-2003-granted-description (complete).pdf

1258-kolnp-2003-granted-drawings.pdf

1258-kolnp-2003-granted-examination report.pdf

1258-kolnp-2003-granted-form 1.pdf

1258-kolnp-2003-granted-form 18.pdf

1258-kolnp-2003-granted-form 3.pdf

1258-kolnp-2003-granted-form 5.pdf

1258-kolnp-2003-granted-gpa.pdf

1258-kolnp-2003-granted-others.pdf

1258-kolnp-2003-granted-reply to examination report.pdf

1258-kolnp-2003-granted-specification.pdf


Patent Number 230135
Indian Patent Application Number 1258/KOLNP/2003
PG Journal Number 09/2009
Publication Date 27-Feb-2009
Grant Date 25-Feb-2009
Date of Filing 30-Sep-2003
Name of Patentee INTEL CORPORATION
Applicant Address 2200 MISSION COLLEGE BOULEVARD, SANTA CLARA, CA
Inventors:
# Inventor's Name Inventor's Address
1 TOWLE STEVEN 301 WEST DESERT FLOWER LANE, PHOENIX, AZ 85045
2 JONES MARTHA 2169 NW IRVING STREET, PORTLAND, OREGON 97210
3 VU QUAT 2464 EL CAMINO REAL, SANTA CLARA, CALIFORNIA 95051
PCT International Classification Number H01L 23/485
PCT International Application Number PCT/US2002/15802
PCT International Filing date 2002-05-16
PCT Conventions:
# PCT Application Number Date of Convention Priority Country
1 09/861,689 2001-05-21 U.S.A.