Title of Invention

"A FULL WAVE BUCK BOOST POWER CONVERTER APPARATUS"

Abstract A continuous mode full wave power converter topology which integrates the buck-boost (flyback) and buck converter properties. The voltage transfer function is M = (D/(1-D)), characteristic of the buck-boost (flyback) converter. Characteristic of the full wave buck converter, the inductor current is source continuous during the alternate D intervals, source discontinuous during the simultaneous (1-D) intervals, and load continuous during both the D and (1-D) intervals. A continuous mode full wave power converter topology which integrates the buck-boost (flyback) and buck converter properties. The voltage transfer function is Eout =Ein (D/(1-D)), characteristic of the buck-boost (flyback) converter. Characteristic of the buck converter, the inductor current is source continuous during the alternate D intervals, source discontinuous during the simultaneous (1-D) intervals, and load continuous during both the D and (1-D) intervals.
Full Text BACKGROUND OF INVENTION
1. Field of the invention
The present invention relates to a full wave buck-boost converter. More particularly, the invention relates to the advantageous integration of the previously integrated buck-boost converter form with the fundamental buck converter form.
2, Discussion o£ Prior,Art
Three basic circuit families are commonly used in switchmode power supplies; namely, buck, boost, and buck-boost (commonly known as "flyback") The buck-boost (flyback) converter is probably the earlieot example o£ advantageous integration of the fundamental buck and boost converter forms. Although some authority treats the buck-boost converter as a fundamental form, another body of opinion holds that the buck-boost converter is an integrated form.
Whatever, the genesis of the buck-boost converter form, there is consensus of authority regarding a typological property of the continuous mode control-to-outrut transfer- function of both the buck boost converter form, M = D/(l~D), and the boost converter form, M - 1/(1-
D). Thia consensus holds that there is present in ALL continuous mode, PWM controlled/ fixed frequency, switch mode boost and buck-boost converter forms a non-minimum phase property, the right half s-plane zero, Dubbed the RHP zero, this first-order property is attributable to the inductor current/load current discontinuity consequential

to the (1-D) term. This RHP aero never occurs in circuits of the buck family. This RHP zero has been addressed with wry humor "A right-half-plane zero is included in every boost-derived converter transfer function at no extra .cost", a measure of vituperation "very nasty right half plane zero", and a sort of despair "impossible to compensate". The non-existence of a buck-boost (flyback) converter form equivalent to the full-wave buck (forward) converter form has been asserted. Diverse efforts to mitigate this RHP zero •include discontinuous mode operation, leading edge modulation, power and control component value manipulation, and average current mode control techniques. Contemporary converter control loop compensation teaching extensively addresses the need for effective containment of this RHP zero effect,
Postulated in 1967, and analytically confirmed in 1972, this RHP zero effect has been the subject of continuous and intense scrutiny for more than two decades. The juatification for this effort is found in the collective of advantageous properties of the buck-boost converter form, among which are simplicity/ ease of multiple-output implementation, the compound voltage transfer function, wide input line range, reduced semiconductor stress, load protection, and the same power densities and efficiencies as forward (buck) converters,
This RHP zero effect notwithstanding, 'the buck-boost converter form (flyback) has found widespread usage in power conversion applications, with proprietary work in both single-ended and full-wave configurations as well as extensive public domain effort.
The foregoing discussion, along with well established application criteria, makes it abundantly clear
that th& alrenriy vsry pooulsr buck-boost converter from
would find substantially greater utility if this RHP zero effect were eliminated.

SUMMARY OF THE INVENTION
The invention is a continuous mode, full wave, buck-boost (flyback), PWH controlled, fixed frequency, switch mode power converter in which a single flux permutation medium (energy storage inductor) is so interposed (coupled) between alternating (transformed) source-to-load switching means as to simultaneously provide the canonical buck-boost converter voltage transfer function, M = D/(1-D), aa well as the characteristic full wave buck inductor current property of being source continuous during the alternate D intervals, source discontinuous during the simultaneous (1-D) intervals, and load continuous during both the alternate D and simultaneous (1-D) intervals.
Since the RH.P zero never occurs in circuits of the buck family, this converter topology does not exhibit the characteristic boost-derived RHP zero described in the Discussion o£ Prior Art, while retaining all other intrinsic full wave buck-boost properties. Responsive to conventional control means, loop bandwidth i-s limited only by the theoretical sampling rate maxima.
The entire power magnetic function, i.e., both inductance and transformation (isolation) may be obtained in a single magnetic component, the flyback equivalent of the full wave forward converter with a single transformer core.

Accordingly, there is provided a full wave buck-boost converter comprising:
a DC source voltage means having discontinuous source current;
a first capacitor connected in parallel across said DC source voltage
oriented to integrate said discontinuous source current;
a utilization load;
a DC output voltage means connected across said utilization load;
a first power transformer including a primary, secondary, and tertiary
winding, with a low reluctance magnetic core structure; a second power
transformer including a primary, secondary, and tertiary winding, with a low
reluctance magnetic core structure;
a first switching means to selectively couple said DC source voltage and said
first capacitor across the primary winding of said first power transformer;
a second switching means to selectively couple said DC source voltage and
said first capacitor across the primary winding of said second power
transformer, said first and second switching means being simultaneously
operated;
a first unidirectional conducting means series connecting the secondary
winding of said first power transformer with said utilization load and
oriented to conduct during the non-conduction intervals of said first
switching means;
a second unidirectional conducting means series connecting the secondary
winding of said second power transformer with said utilization load and
oriented to conduct during the non-conduction intervals of said second
switching means;

an inductor, with a relatively higher reluctance magnetic core structure, connected in parallel across the series combination of the primary winding of said first power transformer with the tertiary winding of said second power transformer as well as a series combination of the primary winding of said second power transformer with the tertiary winding of said first power transformer, which paralleled series winding combinations are configured and polarized to -ex-pf€^s a voltage equal to said DC source voltage minus said DC output voltage during the alternate-conduction intervals of said first and second switching means, -while expressing a voltage equal to twice said DC output voltage during the simultaneous non-conducting intervals of said first and second switching means;
a second capacitor connected in parallel across said utilization load, oriented to integrate the continuous output current product of said first capacitor, said first and second power transformers, said first and second switching means, said first and second unidirectional conducting means, and said inductor;

a control means councling
frorn-saidsaid first capacitor, said first and second power transformers, said first and second unidirectional conducting means,
said inductor, and said second capacitor to said utilization load. all
responsive to a voltage transfer function M=D/(1-D), in the full wave
mode wherein M is represents the ideal voltage transfer ratio and represents the switch closed period expressed as a fraction of a full wave
cycle of operation expressed as an arbitrary time unit of one.

BRIEF DESCRIPTION OF DRAWINGS Details of the invention, and of preferred embodiments
thereof, will be further understood upon reference to the
drawings, wherein:
FIGURE 1 illustrates the canonical form of the
invention.
FIGURE 2A llluetrates the magnetic atiructural identities of FIGURES 3A, 4A, 5A, 7A, 8A, and 9A,
FIGURE 2B is a cross section of FIGURE 2A taken along line A-A of FIGURE 2A.
FIGURE 3 illustrates schematically a prior art buck-derived converter form, with attendant voltage, current, and transfer function identities.
FIGURE 3A illustrates the magnetic structure of FIGURE 3,with attendant voltage and current identities,
FIGURE 4 illustrates schematically a non-isolated, single magnetic, converter embodiment of the invention, with attendant voltage, current, and transfer function identities.
FIGURE 4A illustrates the magnetic structure of FIGURE
4, with attendant voltage and current identities.
FIGURE 5 illustrates schematically an isolated single magnetic, multiple output converter embodiment of the invention, with attendant voltage, current, and transfer function identities.
FIGURE 5A illustrates the magnetic structure of FIGURE
5, with attendant voltage and current identities.
FIGURE 6 is a plurality of graphs illustrating the timing, voltage, and current identities of; FIGURES 2, 2A, 3, 3A, 4, 4A, 5,. 5A, 7, 7A, 8, 8A, 9, and 9A, with attendant. timing, voltage, and current. summation expressions.
FIGURE 7 illustrates schematically an isolated, three magnetic converter embodiment of the invention, with attendant voltage, current, and transfer function identities .
FIGURE 7A illustrates the magnetic structure of FIGURE

7, with attendant voltage and current identities.
FIGURE 8 illustrates schematically an isolated, two magnetic converter embodiment of the invention, with attendant voltage, ourront, and transfer function identities.
FIGURE 8A illustrates the magnetic structure of FIGURE
8, with attendant voltage and current identities.
FIGURE 9 illustrates schematically an isolated, single magnetic converter embodiment of the invention/ with attendant voltage, current, and transfer function identities.
FIGURE 9A illustrates the magnetic structure of FIGURE
9, with attendant voltage and current identities.

DESCRIPTION OF INVENTION
For the purpose of explanation of the invention, assume ideal switches, unidirectional conducting devices, and magnetics. The idealized magnetic properties include the conventional low reluctance magnetic core structure for the transformers T1l arid T12, hereinafter discussed, and the conventional relatively higher reluctance magnetic core structure for L BO realized as to obtain the requisite ampere turns (magnetomotive force) identity. The M term is ideal the ideal voltage transfer ratio, expressed in terms of D, The D term is a switch closed period tOM/ expressed as a function of (T). The (T) term is one full wave cycle of operation, expressed as an arbitrary time unit of one.
1, Referring now to FIGURES 3 and 3A, the timing,
voltage, and current identities are expressed in
(T)(A)(E)(F) and (H) of FIGURE 6, with the attendant
timing, voltage, arid current expressions. Given n = 0.5, it
is seen that application of alternating (full-wave) switch
means to the voltage transfer function of the prior art
buck-derived circuit of FIGURE 3 will express the 2D term,
i.e., M- n2D/{l+2D(n-l} = 0,5(2D)/1+2D(-0.5) = D/(l-
D) . This expression is precisely analogous to the
conventional full-wave buck converter in which the D term,
as applied to each switch, is effectively doubled by the Et
equivalency characteristic of the full wave buck inductor,
i.e., in steady state operation, the voltage across the
inductor, averaged over each switching cycle must be zero.
[(Ein - Eout)2D] + [-Bout(l-2D) ] = 0, 2DEin -3DEout- - Eout
= 0, 2DEin - Eout = 0, Eout ~ 2DEin, M = 2D.
2. Referring now to FIGURE 7 and 7A, the timing,
voltage and current identities are expressed in (T), (A),
(B), (C), (D), (E), (F), (G), (H), (I), (J), (K), (L), and
(M) of FIGURE 6, with the attendant timing, voltage, and
current expressions.
Alternate closure tON of switch Sll or S12 will express Ein across Np, NT, and Ns of the corresponding transformer Til or T12. The corresponding unidirectional conducting

means Dll or D12 will be non-conducting, Combined transformer and inductor action will express Eout across Np, NT, and NS of the non-corresponding transformer Til or T12 via the conducting non-corresponding unidirectional conducting means Dll or D12. The series combination of Np of Til with NT of T12 and the series combination of NT of Til with Np of T12 are configured and polarized to express the voltage Ein - 'Eout, i.e., voltage (A) during either tON interval. These series combinations are connected in parallel across the inductor L, thus interposing the inductor L in series between Ein and Eout, via the conducting non-corresponding unidirectional conducting means Dll or D12. The inductor L current (G) is continuous with the source current (E), either switch current (I) or (.J), either unidirectional conducting means current (L) or (M), and output current (H), during either tON interval.
Simultaneous opening of switch Sll and S12 will permit polarity reversal of the voltage (A) in consequence of conventional ampere turns (magnetomotive force) conservation in inductor L. Unidirectional conducting means Dll and D12 both conduct, expressing the voltage Eout across Ns of Til and Ns of T12, which voltage Eout ia expressed across the inductor L by the Til and T12 transformation ratio (Np 4- NT) / Ns, or 2:1. The voltage (A) is -2Eout during either (T/2~tON) interval. The Et equivalency of the full-wave flyback inductor L of FIGURE 7A is expressed as [(Ein - Eout)2D] 4- (-2Eout(l-2D)] = 0, 2DEin - 2DEout - 2Eout + 4DEout = 0, 3-DEin - SEout 4- S-DEout =. 0, DEin 4- DEout = Eout, DEin = Eout -DEout, EinD « Eout (1-D), Eout = Ein [D/(l-D)j, M = D/(1-D), again taking the D term as alternately applied to the switch means. The inductor L current (G) is parallel transformed to output current (H) by the ratio NS/(NP 4- NT), or 1:2. Each unidirectional conducting means conducts current (K) , the sum of which currents is current (F) . The inductor L
current. (G) is. Simultaneously continuous with each
unidirectxon conducting means current (K) and the output

current (H) during either (T/2~tON) interval. The inductor L current (G) is source continuous during the on interval tDN of either switch means Sll or 312, source discontinuous during the oimultaneous; off interval (T/2-tON) of switch means Sll and 512, and output continuous during both the tON and (T/2-tQN) intervals. Accordingly, IL = IM, IR(LOAD)) = 2DIH + 2IH, IR(LOAM = 2IN[D+ R(LOAD) •
3. Referring now to FIGURES 8 and 8A, the timing,
voltage and current identities are expressed in (T), (A),
(B), (C), (D) (E), (F), (G), (H), (I), (J), (K), (L), and
(M) of FIGURE 6 with the attendant timing, voltage, and
current expressions. This circuit is functionally
identical to that of FIGURES 7 and 7A save that the voltage
(A), as expressed across the inductor L, is evolved by
integration of Til and T12 into a single low reluctance
magnetic core structure. The inductor L retains a separate
relatively higher reluctance magnetic core structure.
Flux-summing of Kin as expressed across either Np, and Eout
as expressed across either non-corresponding Ns, produces
the N-, voltage(s) Ein-Eout during the tQN interval. Flux-
sumnung of the simultaneous expression of Eout across each
NS during the (T/2~t0N) intervals produces the NT voltage(s),
~2Eout. The magnetic integration and flux-summing
techniques are well established in the power conversion
discipline.
4. Referring now to FIGURES 9 and 9A, ' the timing,
voltage and current identities are expressed in (T), (A),
(B), (C), (D), (EJ, (F), (H), (I), (J), (K), (L), and (M)
of FIGURE 6, with the attendant timing, voltage, and
current expressions. This circuit is functionally
identical to that of FIGURE 7 and 7A, save that the voltage
(A), as expressed acrosB the imaginary winding NEMF, is again
an analog of the ampere-turns (magnetomotive force)

identity. The NL and NT winding(s) are integrated into Til and T12. The outer legs of the magnetic structure retain the relatively low reluctance property. The relatively higher reluctance magnetic prQperty of the indicator L is integrated into the magnetic structure center leg, The average of inductor current (G) is now IH, the higher reluctance magnetic current, a composite of currents (I),(J) and (K), The magnetic integration and flux-summing techniques share the provenance of those of paragraph 3, as well as the two-bobbin derivation.
5. Referring now to FIGURES 4 and 4A, the timing,
voltage and current identities are expressed in (T), (A),
(B), (C), (D), (E), (F), (H), (I), (J), (K), (L), and (M)
of FIGURE 6, with the attendant timing, voltage, and
current expressions. This circuit is functionally
identical to the circuit of FIGURES 9 and 9A, absent the Ns
windings in this non-isolated embodiment.
6. Referring now to FIGURES 5 and SA, the timing,
voltage and current identities are expressed in (T), (A),
(B), (C), (D), (B), (F), (H), (I), (J), (K),(L), and (M)
of FIGURE 6, with the attendant timing, voltage, and
current expressions. This circuit is functionally
identical to the circuit of FIGURES 9 and 9A, with the
addition of the N windings in this isolated, multiple
output embodiment.

7, Referring now to FIGURE 1, this circuit embodies
the canonical form of the invention and is functionally
independent of voltage polarities and source/load
direction. Single, two, three, and four quadrant mode
function is evident,
8, The foregoing and other features of the invention
(such as recited in the SUMMARY OF THE INVENTION) will be
apparent to those skilled in the art upon reading this
disclosure. it will be equally apparent that, for any
given mode of operation, control means CM can be
implemented in manifold ways Also eaually obvious is that
the topology may be redeployed and augmented to configure

all prior art full wave and polyphase circuit geometries, i.e., half-bridge, full-bridge, etc.
Other applications, variations, and ramifications o£ this invention will become apparent to those skilled in the art upon reading this disclosure. These appreciations are intended to be included within the scope of this invention, as defined in the eippended claims.





I claim:-
1. A full wave buck-boost converter comprising: (12) a DC source voltage means having discontinuous source current; (14) a first capacitor connected in parallel across said DC source voltage
oriented to integrate said discontinuous source current; (l6) a utilization load; (18) a DC output voltage means connected across said utilization load;
(20)a first power transformer including a primary, secondary, and tertiary
U^)
winding, with a low reluctance magnetic core structure; a second power
transformer including a primary, secondary, and tertiary winding, with a low reluctance magnetic core structure;
(24) a first switching means to selectively couple said DC source voltage and said first capacitor across the primary winding of said first power transformer;
(26)a second switching means to selectively couple said DC source voltage and said first capacitor across the primary winding of said second power transformer, said first and second switching means being simultaneously operated;
(28)a first unidirectional conducting means series connecting the secondary winding of said first power transformer with said utilization load and oriented to conduct during the non-conduction intervals of said first switching means;
(30) a second unidirectional conducting means series connecting the secondary winding of said second power transformer with said utilization load and oriented to conduct during the non-conduction intervals of said second switching means;
(32) an indtictor, with a relatively higher reluctance magnetic core structure, connected in parallel across the series combination of the primary winding of said first.power transformer with the tertiary winding of said second power transformer as well as a series combination of the primary winding of said second power transformer with the tertiary winding of said first power transformer, which paralleled series winding

combinations are configured and polarized to give a voltage equal to said DC source voltage minus said DC output voltage during the alternate conduction intervals of said first and second switching means and to give a voltage equal to twice said DC output voltage during the simultaneous non-conducting intervals of said first and second switching means;
(34) a second capacitor connected in parallel across said utilization load, oriented to integrate the continuous output current product of said first capacitor, said first and second power transformers, said first and second switching means, said first and second unidirectional conducting means, and said inductor;
(36)a control means connecting said first capacitor, said first and second power transformers, said first and second unidirectional conducting means, said inductor, and said second capacitor to said utilization load for selectively opening and closing said first and second switching means in order to effect full wave current transfer from said DC voltage source,all responsive to a voltage transfer function M=D/(1-D), in the full wave mode wherein M represents the ideal voltage transfer ratio and D represents the switch closed period expressed as a fraction of a full wave cycle of operation expressed as an arbitrary time unit of one.
2. A converter as claimed in claim 1. wherein said first and second power
transformers are integrated into a single low reluctance magnetic core
structure, said inductor retaining a separate relatively high reluctance

magnetic core structure.
3. A converter as claimed in claim 1 wherein said first and second power
transformers and said inductor are integrated into a single magnetic core
structure with, respectively, both relatively low and relatively high
reluctance properties.

4. A full wave buck-boost converter substantially as hereinbefore described with reference to and as illustrated in the accompanying drawings.

Documents:

258-del-1995-abstract.pdf

258-del-1995-claims.pdf

258-del-1995-complete specification (granted).pdf

258-del-1995-correspondence-others.pdf

258-del-1995-correspondence-po.pdf

258-del-1995-description (complete).pdf

258-del-1995-drawings.pdf

258-DEL-1995-Form-1.pdf

258-del-1995-form-13.pdf

258-del-1995-form-2.pdf

258-del-1995-form-3.pdf

258-del-1995-form-4.pdf

258-del-1995-gpa.pdf

258-del-1995-pct-210.pdf

258-del-1995-pct-220.pdf

258-del-1995-petition-others.pdf


Patent Number 232048
Indian Patent Application Number 258/DEL/1995
PG Journal Number 13/2009
Publication Date 27-Mar-2009
Grant Date 15-Mar-2009
Date of Filing 16-Feb-1995
Name of Patentee FRED O. BARTHOLD
Applicant Address 1873 WILSTONE AVENUE, LEUCADIA, CALIFORNIA 92024, U.S.A.
Inventors:
# Inventor's Name Inventor's Address
1 FRED O. BARTHOLD 1873 WILSTONE AVENUE, LEUCADIA, CALIFORNIA 92024, U.S.A.
PCT International Classification Number H02M 5/00
PCT International Application Number N/A
PCT International Filing date
PCT Conventions:
# PCT Application Number Date of Convention Priority Country
1 NA