Title of Invention

"AN INVERTER CIRCUIT WITH A SILICON CONTROLLED RECTIFIER FULL-BRIDGE CIRCUIT"

Abstract An Invertcr for converting a DC voltage into an AC voltage comprising a full-bridge circuit having four silicon controlled rectifier (SCR) switches, two pulse control circuits for generating control voltage signals to turn on alternate pairs of said switches, a time sequencing circuit, and a power switch circuit. The full bridge circuit is directly connected to a positive DC input terminal and is coupled through the power switch circuit to a negative DC input terminal. The time sequencing circuit generates a first pulse signal for controlling the first pulse control circuit and a second pulse signal for controlling the second pulse control circuit so iihat the first pulse signal and the second pulse signal being in phase opposition. The time sequencing circuit further generates an intermittent cycle pulse signal for turning the power switch circuit off during periods between a pulse of the first pulse signal and a pulse of the second pulse signal. The inverter according to the present invention may be of a size and weight which are compatible for use in small type UPS systems, while still providing safe and reliable operation.
Full Text The present invention relates to an inverter circuit with a silicon controlled rectifier full-bridge circuit
BACKGROUND OF THE INVENTION
Conventional inverter circuits typically employ push-pull circuitry to alternately drive the two primary windings of a transformer and generate an alternating positive/negative or AC signal at the secondary windings of the transformer This type of inverter is widely used in small and mcdiun- uninterruptible power supply (UPS) systems (i.e. below 1 kilo-voitamferes), as well as in c'hcr equipment which converts DC voltage to AC voltage. Although sh inverters are simple and reliable, manv require low frequency (10-100 Hz) iron cove transformers which are large, heavy, and expensive As a result, these inverters Are unsuitable for use in personal, computers, fax machines and small UPS systems, and there is therefore a need for a novel inverter circuit which operates in a reliable and stable manner but does not require an iron core transformer.
SUMMARY QF THE INVENTION
In on-i of its specific embodiments, the present invention is an inverter circuit (10) for converting a DC voltage between a first DC input (14) and a second DC input (16) into an AC voltage across a first output terminal (Ol) and a second output vrmmal (O2), characten/ed in that the inverter circuit comprises: a bridge circuit (3) comprising a plurality of switches (SI, 52, S3, S4) arranged in a budge configuration, said bridge circuit being coupled between said first DC inpxit (14) and a first node (13) said bridge MrcuH further being coupled to said first output terminal (Ol) and said second output terminal (O2i; a power switch otant (5) responsive to an int^rmttent cycle pulse signal (13) for connecting saki first node (15)
to said second DC input (16).; a first pulse control circuit (1) responsive to a first pulye signal (II) and coupled to said bridge circuit (3) for turning on a first portion (51, S3) of said bridge circuit (3); a second pulse control circuit (2) responsive to a second pulse signal (12) and coupled to said bridge circuit (3) for turning on a second portion (52, S4) of said bridge circuit (3); and a timing, circuit (4) coupled to said first and second pulse control circuits (1, 2) and to said power switch circuit (5) for generating a first pulse signal for controlling said first puhe control circuit (1),, a second pulse signal for controlling said second pulse control circuit (2i, said first pulse signal and said second pulse signai being in phase opposition, and an intermittent cycle pulse signal for turning said power switch circuit (5) off during periods between a pulse of said first pulse signal and a pulse of said second pulse signal

Therefore, the present invention relates to an inverter circuit with a silicon controlled rectifier full-bridge circuit for converting a DC voltage between a first DC input and a second DC input into an AC voltage having first and second half cycles of opposite polarity across a load, said load being coupled between a first output terminal and a second output terminal, said inverter circuit comprising:
(a) a bridge circuit comprising a plurality of silicon controlled rectifier
switches arranged in a bridge configuration, said bridge circuit being
coupled between said first DC input and a first node, said bridge
circuit further being coupled to said first output terminal and said
second output terminal;
(b) a first pulse control circuit responsive to a first pulse signal and
coupled to said bridge circuit for turning on a first portion of said
bridge circuit;
(c) a second pulse control circuit responsive to a second pulse signal and
coupled to said bridge circuit for turning on a second portion of said
bridge circuit; and
(d) a timing circuit coupled to said first and second pulse control circuits
for generating a first pulse signal for controlling said first pulse
control circuit and a second pulse signal for controlling said second
pulse control circuit, said first pulse signal and said second pulse
signal being in phase opposition,
characterized in that:
(e) the inverter circuit further comprises a power switch transistor circuit
responsive to an intermittent cycle pulse signal for connecting said
first node to said second DC input; and
(f) said timing circuit is further coupled to said power switch transistor
circuit and generates an intermittent cycle pulse signal for turning
said power switch transistor circuit off during periods between a pulse
of said first pulse signal and a pulse of said second pulse signal.
BRIEF DESCRIPTION OF THE ACCOMPANYING DRA WINGS
In the accompanying drawings which illustrate preferred embodiments of the invention:
Fig. 1 shows the inverter circuit in accordance with a preferred embodiment of the present invention.
Fig. 2 shows one of the Pulse Control Circuits of Fig. l.
Fig. 3 shows the other of the Pulse Control Circuits of Fig. 1,
Fig. 4 shows a possible Time Sequencing Circuit for the inverter of Fig. 1.
Fig, 5 is a timing diagram for the circuit of Fig. 4.
Fig. 6 illustrates an alternate embodiment of the inverter of the present invention.
DETAILED DESCRIPTION OF THE INVENTION
Fig. 1 shows an invertor 10 in accordance with a preferred embodimert of the present invention. Inverter 10 comprises a full-bridge circuit 3 having a plurality (i.e. four) silicon controlled rectifier switches, or SCRs, SI, 52, S3, and S4, two pulse control circuits labelled 1 and 2
respectively, a time sequencing circuit 4, and a power switch circuit 5. The full bridge citcuit 3 is connected directly to a positive DC input terminal 14 and is coupled through the power switch circuit 5 to a negative DC input terminal 16. Referring to Fig. 1, rectifiers SI and S4 are positively connected in ;;ories between the DC input 14 and node 15, so that the anode of SI is coupled to the positive DC input 14 and the cathode of 54 is connected to node 15 and is thereby coupled, through power switch circuit 5, to the negative DC input 16. As shown in Fig, 1, rectifiers 52 and S3 arc similarly connected and are in parallel with the series connection of 51 and S4. The AC output voltage of the invertor is generated between terminals Ol and O2. As shown in Fig, 1, an AC load 6 is coupled between the terminals Ol and O2. Output terminal Ol is coupled to the cathode of SI and the anode of 54, and output terminal O2 is coupled to the cathode of S2 and the anode of S3. Diode Dl is connected in parallel with 51 so that the cathode of Dl is connected to the anode of 51 and the anode of Dl is connected to the cathode of SI. Diodes D2, D3, and D4 are similarly connected in parallel across rectifiers S2, S3, and 54 respectively, as shown in Fig. 1.
The gate and cathode of SCRs SI and S3 are connected to differential control voltage signals Ul and U3 which are generated by Pulse Control Circuit 1. Similarly, the gate and cathode of SCRs S2 and S4 are connected to differential control voltage signals U2 and U4 which .are generated by Pulse Contro. Circuit 2.
Time Sequencing Circuit 4 outputs three time-sequencing pulse signals: II, a first half-cycle time sequencing pulse which is the input to Pulse Control Circuit 1; 12, a second half-cycle time sequencing pulse which is the input to Pulse Control Circuit 2; and 13, an intermittent break-off time sequencing pulse which pulses low between the first and second half-cycles and is the input to power switch circuit 5. (See also Fig. 5 which will be described shortly and which shows the waveforms for the signals II, 12,
and 13.)
Preferred embodiments of the Pulse Control Circuits 1 and 2 are
shown in F.gs. 2 and 3 respectively, lulse Control Circuit 1 has two pairs of mutually isolated terminals to output the control pulso signals Ul and U3, and Pulse Control Circuit 2 has two pairs of mutually isolated terminals to output the control pulse signals U2 and U4.
Referring to Fig. 2, pulse transformer Tl has one primary winding and two secondary windings, with the polarity marked terminal of the primary winding connected to a reference voltage +Vf and the other terminal ol the primary winding connected to the collector of transistor Ql. Note that transformer Tl need not comprise an iron core transformer. The emitter of transistor Ql is connected to ground as is one terminal of resistor R5. The base of Ql is connectod to the other terminal of resistor R5 and to one terminal of capacitor C5. The other terminal of capacitor C5 is coupled to the input timing sequence pulse signal II, Diode D5 is connected in series with the first secondary winding of transformer tl, and capacitor Cl and resistor Rl are each connected across the first secondary winding o: transformer Tl in the manner shown in Fig, 2. Diode D6, capacitor C3, and resistor R3 are similarly connected to the second secondary winding of transformer Tl. Control pulse signal Ul is output across the terminals of Cl and Rl, and control pulse signal U3 is output across the terminals of C3 and R3.
The description of the configuration of Pulse Control Circuit 2 is the same as the above description for Pulse Control Circuit 1, with components C5, R5, Ql, Tl, D5, Cl, Rl, D6, C3, and R3 correspondingly replaced by C6, R6, Q2, T2, D7, C2, R2, D8, C4, and R4 respectively.
As shown in Fig. 1, power switch circuit 5 may comprise one power field effect transistor S5, wherein the grid or gate of S5 receives the time sequencing pulse signal 13 and thereby controls whether the channel between the source and the drain of 55, i.e. the control path, is conducting.
Fig. 4 illustrates a possible embodiment for the Time Sequencing Circuit 4 aid how time sequencing pulses II, 12, and 13 may be generated from the signal 10 which acts as an input to the Time Sequencing Circuit 4. In an alternative embodiment, the signals II, 12, and 13 may be generated
by a programmable microprocessor or a pulse curren: supply (not shown) as will b.a clear to those skilled in the art. Referring to Fig. 4, Circuit 20 generates complementary high/low signals 28 and 30 which are inverted (by conventional means not shown) every half cycle of 10. Circuit 20 may comprise a flip flop triggered by 10, or alternatively signals 28 and 30 may be generated by a programmable microprocessor. One of the signals, signal 28, from circuit 20 and the signal 10 are inputs to NOR gate 22 which outputs U, and the other signal 30 from circuit 20 and the signal 10 are inputs to NOR gate 24 which outputs 12. As a result, signal II pulses high during the first half cycle of 10, i.e the time period of tl + tO, and signal 12 pulse hig;:\ during the second half cycle of 10, i.e the time period of t2 + tO (note that t2 = tl), so that signal II and signal 12 are in phase opposition (i.e. they are ] 80 degrees out of phase with each other) as shown in the timing diagram of l;ig. 5. Referring to Fig. 4, NOR gate 26 acts as a digital inverter which inverts the input U) to produce pulse signal 13,
In operation, during tho onset of the first half cycle of 10 power transistor 55 is turned on by the rising edge of 13, and transistor Qt is turned on by the rising edge of II and conducts until the voltage at the base of Ql discharges/ at a rate determined by RS and C5, below tho base-emitter threshold voltage. During the short time that Ql is conducting/ pulses are produced on each of the secondary windings of transformer Tl which charge Cl and C3 respectively through D5 and D6 respectively to a certain voltage. When Ul and U3 reach the trigger voltage necessary to turn SI and S3 on, the output voltage across Ol and O2 becomes positive as shown for VO1O2 in Fig. 5. At the end of period tl, power transistor S5 shuts off and effectively cuts off tho entire circuit, while diodes D5 and D6 roversibly isolate the bridge circuit from any back swing of transformer Tl. Once cut off, the cvrrent flowing through rectifiers SI and S3 rapidly decreases to a value below the minimum current necessary to maintain the SCRs in a conducting state, i.e, the holding current. Once 51 and S3 switch off, the output voltage across Ol and O2 goes to zero and remains at that value until the Jirst half cycle of 10 ends. Note that to prevent SI and S3 from

possible damage, diodes Dl and D3 form a discharge loop in case an inductivo load gives rise to an inductive current during cut off of the circuit.
The load 6 has a high impedance which maintains a stable current when either of the switching device pairs S1-S3 or S2-S4 are conducting. This current through the load is greater than the holding current/ which is the minimum current required to maintain the conducting SCRs in a conducting state after they have been turned on.
During the second half cycle of 10, power transistor S5 repeats the same turn on and cut off operation as just described for the first cycle, except in this case 12, and not II, pulses high when 13 goes high. Control pulses U2: and U4 eventually reach a level which turns on rectifiers S2 and S4 (whilo SI and S3 remain cut off). This causes the output voltage across
01 and C>2 to become negative as shown for VO1O2 in Fig. 5, before it
returns to zero when S2 and S4 turn off shortly after 12 and 13 go low.
When 13 j;oes high again, so does II, and the cycle repeats. As illustrated in
Fig. 5, the output voltage, VO1O2, is a two step per half cycle AC voltage
signal.
In one embodiment of the present invention which is illustrated in Fig. 6, a filter capacitor C7 is connected between output terminals Ol and
02 so tha: it is effectively in parallel with the load 6. The output terminals
Ol and O2 are additionally coupled to the series connected terminals of SI
and 54 and the series connected terminals of S2 and S3 through inductor
LI and inductor L2 respectively. Inductors LI and L2 and capacitor C7
thereby comprise a filter circuit which increases the duration of the rise
and fall times of the output signal, thereby inhibiting high frequency
components during the rising and falling edges of the output signal and
consequently reducing interference with the load. In addition, inductors LI
and L2 aho serve to dampen the load current so that the circuitry can be
protected.
Also in Fig. 6, an alternate embodiment of the power switch circuit 5 is shown comprising the power field effect transistor 55, a second power
field effact transistor S6, current limiting resistor RIO, over current detecting resistor R9, gate or grid control resistor R7, gate or grid control transistor Q3, and resistor R8. Referring to Fig. 6, RIO is connected between the drain terminals of S5 and S6. The source of S6 is connected to a first terminal of R8 and a first terminal of R9, while the second terminal of R9 is connected to the negative DC voltage 16. The first terminal of R8 is also connected to the source of S5 (so that the source of S5 is connected to the source of 56} and the second terminal of R8 is connected to the base of Q3. The emitter of Q3 is connected to tho negative DC voltage 16 and the collector of Q3 is connected to the gate of S5 and a first terminal of R7. The input 13 is coupled to the second terminal of R7 as well as directly to the gate of S5. In this manner, the combination of RIO, S6, and R9 form a control loop or control path for the power switch circuit 5.
In operation, the rising edge of tho input pulse signal 13 simultaneously turns on power transistors S5 and S6. Resistor R9 samples the magnitude of the load current, and when the load current reaches a certain threshold magnitude, the voltage drop across R9 turns transistor Q3 on, wliich lowers the gate potential of power transistor 55, and in turn quickly leads to 55 shutting off, With S5 cut off, the load current shifts to flow through power transistor S6, whereby it is limited by the value of resistor RIO, The above described current limiting approach, which does not entirely cut off the current loop, ensures that maximum power can be outputted while still maintaining safe operation of the circuitry.
The above approach is particularly advantageous in the case of a large capidtive load (i.e. approximately 200-400 micro-Farads), such as with a rectifying circuit comprising a large capacitor and a rectifying diode. At the risi ng edge of the output signal, a large load capacitance effectively acts as a shorted ioad as it begins to charge. The current limiting function of the power switch circuitry protects the load while the load capacitor charges with the maximum output current that ensures safety and protection. Once the load capacitance has charged to the operating potential, the load current becomes too small to maintain the current
sampling voltage across R9 at a value great enough to keep Q3 on. As a result powt transistor S5 turns on. With S5 on, the power consumption or dissipation in the invertor circuit is principally due to the voltage drop across the conducting SCR pair (cither SI- S3 or S2 - S4) and the voltage drop across S5, thus providing a high power efficiency. At the failing edge of 13, transistors S5 and S6 are cut off/ and the inductive load current (from LI and L2) continues to flow towards S5 so that the drain voltage of 55 rises. Diodes; Dl, D2, D3, and D4 provide a discharge loop for this current so that the SCR switches are protected, and energy is returned to positive DC voltage 14.
The inverter circuit according to the present invention docs not comprise ar iron core transformer and is capable of being designed so that it's size and weight are compatible for use in small type UPS systems. In addition, the power switch circuit 5 acts to protect the entire system and enables safe and reliable inverter operation. While preferred embodiments of the present invention have been described, the embodiments disclosed are illustrative and not restrictive, and the scope of the invention is intended to be defined only by the appended claims.


WE CLAIM:
1. An inverter circuit (10) with a silicon controlled rectifier full-bridge circuit for converting a DC voltage between a first DC input (14) and a second DC input (16) into an AC voltage having first and second half cycles of opposite polarity across a load (6), said load (6) being coupled between a first output terminal (Ol) and a second output terminal (O2), said inverter circuit comprising:
(a) a bridge circuit (3) comprising a plurality of silicon controlled
rectifier switches (S1,S2,S3,S4) arranged in a bridge
configuration, said bridge circuit being coupled between said
first DC input (14) and a first node (15), said bridge circuit
further being coupled to said first output terminal (Ol) and said
second output terminal (O2);
(b) a first pulse control circuit (1) responsive to a first pulse signal
(11) and coupled to said bridge circuit (3) for turning on a first
portion (SI, S3) of said bridge circuit (3);
(c) a second pulse control circuit (2) responsive to a second pulse
signal (12) and coupled to said bridge circuit (3) for turning on a
second portion (S2, S4) of said bridge circuit (3); and
(d) a timing circuit (4) coupled to said first and second pulse
control circuits (1, 2) for generating a first pulse signal for
controlling said first pulse control circuit (1) and a second pulse
signal for controlling said second pulse control circuit (2), said
first pulse signal and said second pulse signal being in phase
opposition,
characterized in that:
(e) the inverter circuit further comprises a power switch transistor
circuit (5) responsive to an intermittent cycle pulse signal (13)
for connecting said first node (15) to said second DC input (16);
and
(f) said timing circuit (4) is further coupled to said power switch
transistor circuit (5) and generates an intermittent cycle pulse
signal for turning said power switch transistor circuit (5) off
during periods between a pulse of said first pulse signal and a
pulse of said second pulse signal.

2. The inverter as claimed in claim 1, wherein said bridge circuit (3) has
first, second, third, and fourth silicon controlled rectifier switches
(S1,S2,S3,S4), said first silicon controlled rectifier switch (SI) being
coupled between said first DC input (14) and said first output
terminal (01), said second silicon controlled rectifier switch being
coupled between said first DC input (14) and said second output
terminal (O2), said third silicon controlled rectifier switch being
coupled between said first node (15) and said second output terminal
(O2), and said fourth silicon controlled rectifier switch (S4) being
coupled between said first node (15) and said first output terminal
(01).
3. The inverter as claimed in claim 2, wherein said first portion of said
bridge circuit has said first silicon controlled rectifier switch (SI) and
said third silicon controlled rectifier switch (S3), and said second portion of said bridge (3) has said second silicon controlled rectifier switch (S2) and said fourth silicon controlled rectifier switch (S4).
4. The inverter as claimed in claim 3, wherein the anode of said first
silicon controlled rectifier switch (SI) and the anode of said second
silicon controlled rectifier switch are each connected to said first DC
input (14), the anode of said third silicon controlled rectifier switch is
connected to said second output terminal (O2), and the anode of said
fourth silicon controlled rectifier switch is connected to said first
output terminal (Ol).
5. The inverter as claimed in claim 3 or 4, wherein each of said first,
second, third, and fourth silicon controlled rectifier switches (SI, S2,
S3, S4) is connected in parallel with a diode (Dl, D2, D3, D4), such
that the anode of the diode is connected to the cathode of the silicon
controlled rectifier and the cathode of the diode is connected to the
anode of the silicon controlled rectifier.
6. The inverter as claimed in claim 3, wherein said first output terminal
(Ol) is coupled to said, first silicon controlled rectifier switch (SI) and
to said fourth silicon controlled rectifier switch (S4) through a first
inductor (L1) and said second output terminal (O2) is coupled to said
second silicon controlled rectifier switch (S2) and to said third silicon
controlled rectifier switch (S3) through a second inductor (L2).
7. The inverter as claimed in claim 6, wherein a capacitor (C7) is coupled
between said first output terminal (Ol) and said second output
terminal (O2).
8. The inverter as claimed in claim 3, wherein each of said first pulse
control circuit (1) and said second pulse control circuit (2) has a
transformer (Tl, T2) having one primary winding with first and second
terminals, a first secondary winding with first and second terminals,
and a second secondary winding with first and second terminals,
such that:
the first terminal of said primary winding is connected to a first reference signal, the second terminal of said primary winding is coupled through a switching circuit (Ql, C5, R5, Q2, C6, R6) to a second reference signal, said switching circuit being responsive to a pulse signal (11, 12) for generating a pulse of a first polarity across said primary winding;
the first terminal of said first secondary winding is connected through a first diode (D5, D7) to a first terminal of a first capacitor (Cl , C2) and a first terminal of a first resistor (Rl, R2) and the second terminal of said first secondary winding is connected to a second terminal of said first capacitor (Cl, C2) and a second terminal of said first resistor (Rl, R2), so that an output pulse (Ul, U2) is generated between the first terminal and the second terminal of said first resistor (Rl, R2) in response to said pulse across said primary winding; and
the first terminal of said second secondary winding is connected through a second diode (D6, D8) to a first terminal of a second capacitor (C3, C4) and a first terminal of a second resistor (R3, R4) and the second terminal of said second secondary winding is connected to a second terminal of said second capacitor (C3, C4) and a second terminal of said second resistor (R3, R4), so that an output pulse (U3, U4) is generated between the first terminal and the second terminal of said second resistor (R3, R4) in response to said pulse across said primary winding.
9. The inverter as claimed in claim 8, wherein said first diode (D5, D7)
and said second diode (D6, D8) are configured to isolate said first
secondary winding from said first capacitor (Cl, C2) and from said
first resistor (Rl, R2) and to isolate said second secondary winding
from said second capacitor (C3, C4) and from said second resistor
(R3, R4) when said pulse across said primary winding is not of said
first polarity.
10. The inverter as claimed in claim 3, wherein said power switch circuit
(5) comprises a power transistor (S5), the drain of said power
transistor (S5) being connected to said bridge circuit (3), the source of
said power transistor (S5) being connected to said second DC input
(16), and the gate of said transistor (S5) being coupled to said
intermittent cycle pulse signal (13).
11. The inverter as claimed in claim 3, wherein said power switch/circuit
'v
(5) comprises:
(a) a first power transistor (S5), the drain of said first power
transistor (S5) being connected to said bridge circuit (3), and
the gate of said first power transistor (55) being coupled
through a first resistor (R7) to said intermittent cycle pulse
signal (13);
(b) a second power transistor (S6), the gate of said second power
transistor (S6) being coupled to said intermittent cycle pulse
signal (13) and the source of said second power transistor (S6)
being coupled to the source of said first power transistor (S5);
(c) a third transistor (Q3);
(d) a second resistor (R8) coupled between the source of said first
power transistor (S5) and the base of said third transistor (Q3);
(e) a third resistor (R9) coupled between the source of said second
power transistor (S6) and the second DC input (16) for detecting
the magnitude of the current between said first output terminal
(Ol) and said second output terminal (O2); and
(f) a fourth resistor (RIO) coupled between the drain of said first
power transistor (S5) and the drain of said second power
transistor (S6) for limiting the magnitude of said current
between said first output terminal (Ol) and said second output
terminal (O2) when said magnitude exceeds a threshold value.
12. The inverter as claimed in claim 10 or 11, wherein said second DC
input (16) is at a lower voltage level than said first DC input (14).
13. An inverter circuit substantially as herein described with reference to
the accompanying drawings.

Documents:

712-del-1997-abstract.pdf

712-DEL-1997-Claims.pdf

712-del-1997-correspondence-others.pdf

712-del-1997-correspondence-po.pdf

712-DEL-1997-Description (Complete).pdf

712-del-1997-drawings.pdf

712-del-1997-form-1.pdf

712-del-1997-form-13.pdf

712-del-1997-form-19.pdf

712-del-1997-form-2.pdf

712-del-1997-form-3.pdf

712-del-1997-form-4.pdf

712-del-1997-gpa.pdf

712-del-1997-petition-137.pdf

712-del-1997-petition-138.pdf


Patent Number 232549
Indian Patent Application Number 712/DEL/1997
PG Journal Number 13/2009
Publication Date 27-Mar-2009
Grant Date 18-Mar-2009
Date of Filing 20-Mar-1997
Name of Patentee AMSDELL INC.
Applicant Address 45 MURAL STREET, UNIT 5, RICHMOND HILL, ONTARIO L4B 1J4, CANADA.
Inventors:
# Inventor's Name Inventor's Address
1 FU NING WU 216, BUILDING NO. 813, ZHONG GUAN CUN, HAIDIAN, BEIJING 100080, PEOPLE'S REPUBLIC OF CHINA.
PCT International Classification Number H05B41/282
PCT International Application Number N/A
PCT International Filing date
PCT Conventions:
# PCT Application Number Date of Convention Priority Country
1 NA